參數(shù)資料
型號: S5335
廠商: Applied Micro Circuits Corp.
英文描述: PCI Bus Controller, 3.3V
中文描述: PCI總線控制器,3.3
文件頁數(shù): 9/189頁
文件大小: 1193K
代理商: S5335
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁當(dāng)前第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁
S5335 – PCI Bus Controller, 3.3V
Revision 5.01 – November 30, 2005
Data Sheet
AMCC Confidential and Proprietary
DS1657 9
Figure 40. Serial Interface Clock/Data Relationship .............................................................................................. 87
Figure 41. Serial Interface Byte Access — Write ................................................................................................... 87
Figure 42. Serial Interface Byte Access — Read ................................................................................................... 87
Figure 43. PCI AD Bus Definition During a Type 0 Configuration Access ............................................................. 88
Figure 44. Type 0 Configuration Read Cycles ....................................................................................................... 89
Figure 45. Type 0 Configuration Write Cycles ....................................................................................................... 89
Figure 46. Zero Wait State Burst Read PCI Bus Transfer (S5335 as Initiator) ...................................................... 94
Figure 47. Single Data Phase PCI Bus Read of S5335 Registers (S5335 as Target) ........................................... 95
Figure 48. Burst PCI Bus Read Attempt to S5335 Registers (S5335 as Target) ................................................... 95
Figure 49. Zero Wait State Burst Write PCI Bus Transfer (S5335 as Initiator) ...................................................... 96
Figure 50. Single Data Phase PCI Bus Write of S5335 Registers (S5335 as Target) ........................................... 97
Figure 51. Master-Initiated, Normal Completion (S5335 as either Target or Initiator) ........................................... 97
Figure 52. Master Initiated Termination Due to Preemption and Latency Timer Active (S5335 as Master) .......... 98
Figure 53. Master Initiated Termination Due to Preemption and Latency Timer Expired (S5335 as Master) ........ 98
Figure 54. Master Abort, No Response ................................................................................................................. 99
Figure 55. Target Disconnect Example 1 (IRDY# deasserted) ............................................................................ 100
Figure 56. Target Disconnect Example 2 (IRDY# asserted) ................................................................................ 100
Figure 57. Target-Initiated Retry .......................................................................................................................... 101
Figure 58. Target Abort Example ......................................................................................................................... 102
Figure 59. PCI Bus Arbitration and S5335 Bus Ownership Example ................................................................... 102
Figure 60. PCI Bus Access Latency Components ............................................................................................... 103
Figure 61. Engaging the LOCK# Signal ............................................................................................................... 104
Figure 62. Access to a Locked Target by its Owner ............................................................................................ 105
Figure 63. Access Attempt to a Locked Target .................................................................................................... 105
Figure 64. Error Reporting Signals ...................................................................................................................... 106
Figure 65. Asynchronous Add-On Operation Register Read ............................................................................... 109
Figure 66. Asynchronous Add-On Operation Register Write ............................................................................... 109
Figure 67. Synchronous FIFO or Pass-Thru Data Register Read ....................................................................... 110
Figure 68. Synchronous FIFO or Pass-Thru Data Register Write ........................................................................ 110
Figure 69. nv Memory Read Operation ................................................................................................................ 115
Figure 70. nv Memory Write Operation ................................................................................................................ 116
Figure 71. Block Diagram - PCI to Add-On Mailbox Register .............................................................................. 117
Figure 72. Block Diagram - Add-On to PCI Mailbox Register .............................................................................. 117
Figure 73. INTCSR FIFO Advance and Endian Control Bits ................................................................................ 124
Figure 74. 16-bit Endian Conversion ................................................................................................................... 125
Figure 75. 32-bit Endian Conversion ................................................................................................................... 125
Figure 76. 64-bit Endian Conversion ................................................................................................................... 126
Figure 77. PCI Read from a Full S5335 FIFO ...................................................................................................... 130
Figure 78. PCI Read from an Empty S5335 FIFO (Target Disconnect) ............................................................... 130
Figure 79. PCI Write to an Empty S5335 FIFO .................................................................................................... 131
Figure 80. PCI Write to a Full S5335 FIFO (Target Disconnect) .......................................................................... 131
相關(guān)PDF資料
PDF描述
S5335DK PCI Bus Controller, 3.3V
S5335QF PCI Bus Controller, 3.3V
S5335QFAAB PCI Bus Controller, 3.3V
S5566B General Purpose Rectifier(通用整流器)
S5566G General Purpose Rectifier(通用整流器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S5335DK 制造商:AMCC 制造商全稱:Applied Micro Circuits Corporation 功能描述:PCI Bus Controller, 3.3V
S5335QF 制造商:AppliedMicro 功能描述:
S5335QFAAB 制造商:AppliedMicro 功能描述:PCI Bus Controller
S533-M04-F13A-E 制造商:UNICORP 功能描述:
S-533-M04-F13-F 制造商:UNICORP 功能描述: