MOTOROLA
MC68000 8-/16-/32-MICROPROCESSORS USER’S MANUAL
8-3
Table 8-3. Move Long Instruction Execution Times
Destination
Source
Dn
An
(An)
(An)+
–(An)
(d16, An)
16
(2/2)
16
(2/2)
24
(4/2)
(d8, An, Xn)*
18
(2/2)
18
(2/2)
26
(4/2)
(xxx).W
(xxx).L
Dn
An
(An)
4
(1/0)
4
(1/0)
12
(3/0)
4
(1/0)
4
(1/0)
12
(3/0)
12
(1/2)
12
(1/2)
20
(3/2)
12
(1/2)
12
(1/2)
20
(3/2)
12
(1/2)
12
(1/2)
20
(3/2)
16
(2/2)
16
(2/2)
24
(4/2)
20
(3/2)
20
(3/2)
28
(5/2)
(An)+
–(An)
(d16, An)
(d8, An, Xn)*
(xxx).W
(xxx).L
12
(3/0)
14
(3/0)
16
(4/0)
12
(3/0)
14
(3/0)
16
(4/0)
20
(3/2)
22
(3/2)
24
(4/2)
20
(3/2)
22
(3/2)
24
(4/2)
20
(3/2)
22
(3/2)
24
(4/2)
24
(4/2)
26
(4/2)
28
(5/2)
26
(4/2)
28
(4/2)
30
(5/2)
24
(4/2)
26
(4/2)
28
(5/2)
28
(5/2)
30
(5/2)
32
(6/2)
18
(4/0)
16
(4/0)
20
(5/0)
18
(4/0)
16
(4/0)
20
(5/0)
26
(4/2)
24
(4/2)
28
(5/2)
26
(4/2)
24
(4/2)
28
(5/2)
26
(4/2)
24
(4/2)
28
(5/2)
30
(5/2)
28
(5/2)
32
(6/2)
32
(5/2)
30
(5/2)
34
(6/2)
30
(5/2)
28
(5/2)
32
(6/2)
34
(6/2)
32
(6/2)
36
(7/2)
(d, PC)
(d, PC, Xn)*
#<data>
16
(4/0)
18
(4/0)
12
(3/0)
16
(4/0)
18
(4/0)
12
(3/0)
24
(4/2)
26
(4/2)
20
(3/2)
24
(4/2)
26
(4/2)
20
(3/2)
24
(4/2)
26
(4/2)
20
(3/2)
28
(5/2)
30
(5/2)
24
(4/2)
30
(5/2)
32
(5/2)
26
(4/2)
28
(5/2)
30
(5/2)
24
(4/2)
32
(5/2)
34
(6/2)
28
(5/2)
*The size of the index register (Xn) does not affect execution time.
8.3 STANDARD INSTRUCTION EXECUTION TIMES
The numbers of clock periods shown in Table 8-4 indicate the times required to perform
the operations, store the results, and read the next instruction. The total number of clock
periods, the number of read cycles, and the number of write cycles are shown in the
previously described format. The number of clock periods, the number of read cycles, and
the number of write cycles, respectively, must be added to those of the effective address
calculation where indicated by a plus sign (+).
In Table 8-4, the following notation applies:
An — Address register operand
Dn — Data register operand
ea
— An operand specified by an effective address
M
— Memory effective address operand