參數(shù)資料
型號: M12L16161A-7BG
廠商: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC
元件分類: DRAM
英文描述: 512K x 16Bit x 2Banks Synchronous DRAM
中文描述: 1M X 16 SYNCHRONOUS DRAM, 6 ns, PBGA60
封裝: 6.40 X 10.10 MM, 0.65 MM PITCH, LEAD FREE, VFBGA-60
文件頁數(shù): 6/30頁
文件大?。?/td> 714K
代理商: M12L16161A-7BG
ES MT
AC OPERATING TEST CONDITIONS
(V
DD
=3.3V
±
0.3V,T
A
= 0 to 70° )
M12L16161A
Elite Semiconductor Memory Technology Inc.
Publication Date
:
May. 2005
Revision
:
2.4
6/30
Parameter
Value
2.4 / 0.4
1.4
tr / tf = 1 / 1
1.4
See Fig.2
Unit
V
V
ns
V
Input levels (Vih/Vil)
Input timing measurement reference level
Input rise and fall time
Output timing measurement reference level
Output load condition
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Version
Parameter
Symbol
-5
-7
Unit
Note
Row active to row active delay
t
RRD
(min)
10
14
ns
1
RAS to CAS delay
t
RCD
(min)
15
20
ns
1
Row precharge time
t
RP
(min)
15
20
ns
1
t
RAS
(min)
40
42
ns
1
Row active time
t
RAS
(max)
100
us
Row cycle time
t
RC
(min)
55
63
ns
1
Last data in to new col. Address delay
t
CDL
(min)
1
CLK
2
Last data in to row precharge
t
RDL
(min)
2
CLK
2
Last data in to burst stop
t
BDL
(min)
1
CLK
2
Col. Address to col. Address delay
t
CCD
(min)
1
CLK
3
CAS latency=3
2
Number of valid output data
CAS latency=2
1
ea
4
Note:
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and
then rounding off to the next higher integer.
2.
Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
The earliest a precharge command can be issued after a Read command without the loss of data is CL+BL-2 clocks.
3.3V
Output
(Fig.2) AC Output Load Circuit
30 pF
Vtt =1.4V
VOH(DC) = 2.4V, IOH = -2mA
VOL(DC) = 0.4V, IOL = 2mA
30 pF
Output
(Fig.1) DC Output Load circuit
Z0=50
870
1200
50
Ω
相關PDF資料
PDF描述
M12L16161A-7TG 512K x 16Bit x 2Banks Synchronous DRAM
M12L2561616A 4M x 16 Bit x 4 Banks Synchronous DRAM
M12L2561616A-6BG 4M x 16 Bit x 4 Banks Synchronous DRAM
M12L2561616A-6TG 4M x 16 Bit x 4 Banks Synchronous DRAM
M12L2561616A-7BG 4M x 16 Bit x 4 Banks Synchronous DRAM
相關代理商/技術參數(shù)
參數(shù)描述
M12L16161A-7BIG 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:512K x 16Bit x 2Banks Synchronous DRAM
M12L16161A-7T 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:512K x 16Bit x 2Banks Synchronous DRAM
M12L16161A-7TG 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:512K x 16Bit x 2Banks Synchronous DRAM
M12L16161A-7TG2Q 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:512K x 16Bit x 2Banks
M12L16161A-7TIG 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:512K x 16Bit x 2Banks Synchronous DRAM