參數(shù)資料
型號: ADF4360-9BCPZRL7
廠商: Analog Devices Inc
文件頁數(shù): 14/24頁
文件大?。?/td> 0K
描述: IC SYNTHESIZER W/ADJ VCO 24LFCSP
標(biāo)準(zhǔn)包裝: 1
類型: 扇出配送,整數(shù)-N,合成器(RF)
PLL:
輸入: CMOS
輸出: 時鐘
電路數(shù): 1
比率 - 輸入:輸出: 1:2
差分 - 輸入:輸出: 無/無
頻率 - 最大: 400MHz
除法器/乘法器: 是/無
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 24-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 24-LFCSP-VQ(4x4)
包裝: 標(biāo)準(zhǔn)包裝
產(chǎn)品目錄頁面: 551 (CN2011-ZH PDF)
其它名稱: ADF4360-9BCPZRL7DKR
Data Sheet
ADF4360-9
Rev. C | Page 21 of 24
GSM TEST CLOCK
Figure 30 shows the ADF4360-9 used to generate three different
frequencies at DIVOUT. The frequencies required are 45 MHz,
80 MHz, and 95 MHz. This is achieved by generating 360 MHz,
320 MHz, and 380 MHz and programming the correct A divider
ratio. Because a 50% duty cycle is required, the A/2 DIVOUT
mode is selected. This means that A values of 4, 2, and 2 are
selected, respectively, for each of the output frequencies
previously mentioned.
The low-pass filter was designed using ADIsimPLL for a
channel spacing of 1 MHz and an open-loop bandwidth of
40 kHz. Larger PFD frequencies can be used to reduce in-band
noise and, therefore, rms jitter. However, for the purposes of
this example, 1 MHz is used. The measured rms jitter from this
circuit at each frequency is less than 1.5 ps.
Two 21 nH inductors are required for the specified frequency
range. The reference frequency is from a 20 MHz TCXO from
Fox; therefore, an R value of 20 is programmed. Taking into
account the high PFD frequency and its effect on the band
select logic, the band select clock divider is enabled. In this case,
a value of 8 is chosen. A very simple shunt resistor and dc-blocking
capacitor complete the RF output stage. Because these outputs
are not used, they are terminated in 50 resistors. This is
recommended for circuit stability. Leaving the RF outputs
open is not recommended.
The CMOS level output frequency is available at DIVOUT. If
the frequency has to drive a low impedance load, a buffer is
recommended.
SPI
-C
O
M
PA
TIB
LE
S
E
R
IA
L
BUS
ADF4360-9
VVCO
FOX
801BE-160
20MHz
VVCO
CPGND
AGND DGND L1 L2
RFOUTB
RFOUTA
CP
DIVOUT
1nF
150pF
21nH
470
21nH
470
56pF
2.2nF
51
100pF
1nF
10F
4.7k
5.6k
12k
RSET
CC
LE
DATA
CLK
REFIN
CN
VTUNE
AVDD
DVDD
LD
5
4
7
23
21
2
6
14
16
17
18
19
13
1
3
8
9
10
11
22
15
12
51
VVDD
LOCK
DETECT
07139-
027
20
24
Figure 30.GSM Test Clock
相關(guān)PDF資料
PDF描述
X9317WV8Z-2.7T1 IC XDCP SGL 100TAP 10K 8-TSSOP
X9317WM8Z-2.7T1 IC XDCP SGL 100TAP 10K 8-MSOP
X9429WS16IZ-2.7T1 IC POT DGTL SGL 10K OHM 16-SOIC
M83723/76A20288 CONN PLUG 28POS STRAIGHT W/PINS
X9418WS24ZT1 IC XDCP DUAL 64TAP 10K 24-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADF4360-EVAL 制造商:Analog Devices 功能描述:INTEGRATED SYNTHESIZER AND VCO - Trays
ADF4602 制造商:AD 制造商全稱:Analog Devices 功能描述:Single-Chip, Multiband 3G Femtocell Transceiver
ADF4602-1XCPZ 制造商:Analog Devices 功能描述:SINGLE-CHIP, MULTIBAND 3G FEMTOCELL TRANSCEIVER - Rail/Tube
ADF4602-1XCPZ-RL 制造商:Analog Devices 功能描述:
ADF4602BCPZ 制造商:Analog Devices 功能描述:RF Transceiver 3.3V 40-Pin LFCSP EP 制造商:Analog Devices 功能描述:ADF4602: SINGLE-CHIP, MULTIBAND 3G FEMTOCELL TRANSCEIVER - Trays