參數(shù)資料
型號: AD9522-2/PCBZ
廠商: Analog Devices Inc
文件頁數(shù): 39/84頁
文件大?。?/td> 0K
描述: BOARD EVAL FOR AD9522-2 CLK GEN
設計資源: AD9522 Eval Board Schematic
AD9522 BOM
標準包裝: 1
主要目的: 計時,時鐘發(fā)生器
嵌入式:
已用 IC / 零件: AD9522-2
主要屬性: 12 LVDS/24 CMOS 輸出,2.2 GHz VCO
次要屬性: I²C & SPI 接口
已供物品:
AD9522-2
Rev. 0 | Page 44 of 84
Clock Frequency Division
The total frequency division is a combination of the VCO
divider (when used) and the channel divider. When the VCO
divider is used, the total division from the VCO or CLK to the
output is the product of the VCO divider (1, 2, 3, 4, 5, or 6) and
the division of the channel divider. Table 32 indicates how the
frequency division for a channel is set.
Table 32. Frequency Division
CLK or VCO
Selected
VCO Divider
Setting1
Channel
Divider
Setting
Resulting
Frequency
Division
CLK or VCO input
1 to 6
2 to 32
(1 to 6) × (2 to 32)
CLK or VCO input
2 to 6
Bypass
(2 to 6) × (1)
CLK or VCO input
1
Bypass
Output static
(illegal state)
CLK (internal
VCO off )
VCO divider
bypassed
Bypass
1
CLK (internal
VCO off )
VCO divider
bypassed
2 to 32
1 The bypass VCO divider (0x1E1[0] = 1) is not the same as VCO divider = 1.
The channel dividers feeding the output drivers contain one
2-to-32 frequency divider. This divider provides for division-by-1
to division-by-32. Division-by-1 is accomplished by bypassing
the divider. The dividers also provide for a programmable duty
cycle, with optional duty-cycle correction when the divide ratio
is odd. A phase offset or delay in increments of the input clock
cycle is selectable. The channel dividers operate with a signal at
their inputs up to 1600 MHz. The features and settings of the
dividers are selected by programming the appropriate setup
and control registers (see Table 48 through Table 59).
VCO Divider
The VCO divider provides frequency division between the
internal VCO or the external CLK input and the clock
distribution channel dividers. The VCO divider can be set
to divide by 1, 2, 3, 4, 5, or 6 (see Table 55, 0x1E0[2:0]).
However, when the VCO divider is set to 1, none of the channel
output dividers can be bypassed.
The VCO divider can also be set to static, which is useful for
applications where the only desired output frequency is the
VCO frequency. Making the VCO divider static increases the
wideband spurious-free dynamic range (SFDR). If the VCO
divider is static during VCO calibration, there is no output
signal. Therefore, it is recommended that the user calibrate the
VCO with the VCO divider set to a nonstatic value during VCO
calibration, and then set the VCO divider to static after VCO
calibration is complete.
The same improvement in SFDR performance can also be
achieved by setting the VCO divider to 1. This allows the user
to program the EEPROM with the desired values and does not
require further action after the VCO calibration is complete.
Channel Dividers
A channel divider drives each group of three LVDS outputs.
There are four channel dividers (0, 1, 2, and 3) driving 12 LVDS
outputs (OUT0 to OUT11). Table 33 gives the register locations
used for setting the division and other functions of these dividers.
The division is set by the values of M and N. The divider can be
bypassed (equivalent to divide-by-1, divider circuit is powered
down) by setting the bypass bit. The duty-cycle correction can
be enabled or disabled according to the setting of the disable
divider DCC bits.
Table 33. Setting DX for the Output Dividers
Divider
Low Cycles M
High Cycles N
Bypass
Disable
Div DCC
0
0x190[7:4]
0x190[3:0]
0x191[7]
0x192[0]
1
0x193[7:4]
0x193[3:0]
0x194[7]
0x195[0]
2
0x196[7:4]
0x196[3:0]
0x197[7]
0x198[0]
3
0x199[7:4]
0x199[3:0]
0x19A[7]
0x19B[0]
Channel Frequency Division (0, 1, 2, and 3)
For each channel (where the channel number x is 0, 1, 2, or 3),
the frequency division, DX, is set by the values of M and N
(four bits each, representing Decimal 0 to Decimal 15), where
Number of Low Cycles = M + 1
Number of High Cycles = N + 1
The high and low cycles are cycles of the clock signal currently routed
to the input of the channel dividers (VCO divider out or CLK).
When a divider is bypassed, DX = 1.
Otherwise, DX = (N + 1) + (M + 1) = N + M + 2. This allows
each channel divider to divide by any integer from 1 to 32.
Duty Cycle and Duty-Cycle Correction
The duty cycle of the clock signal at the output of a channel is a
result of some or all of the following conditions:
The M and N values for the channel
DCC enabled/disabled
VCO divider enabled/bypassed
The CLK input duty cycle (note that the internal VCO has
a 50% duty cycle)
The DCC function is enabled by default for each channel divider.
However, the DCC function can be disabled individually for
each channel divider by setting the disable divider DCC bit for
that channel.
Certain M and N values for a channel divider result in a non-
50% duty cycle. A non-50% duty cycle can also result with an
even division, if M ≠ N. The duty-cycle correction function
automatically corrects non-50% duty cycles at the channel
divider output to 50% duty cycle.
相關PDF資料
PDF描述
FCBP110LD1L03 CABLE 10.5GBPS 3M LASERWIRE
MCP121T-240E/TT IC SUPERVISOR 2.32V LOW SOT-23B
AD9522-1/PCBZ BOARD EVAL FOR AD9522-1 CLK GEN
VE-J4H-EZ-S CONVERTER MOD DC/DC 52V 25W
ADCLK914/PCBZ BOARD EVAL FOR ADCLK914
相關代理商/技術參數(shù)
參數(shù)描述
AD9522-3 制造商:AD 制造商全稱:Analog Devices 功能描述:12 LVDS/24 CMOS Output Clock Generator with Integrated 2 GHz VCO
AD9522-3/PCBZ 功能描述:BOARD EVAL FOR AD9522-3 CLK GEN RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標準包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
AD9522-3BCPZ 功能描述:IC CLOCK GEN 2GHZ VCO 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應商設備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
AD9522-3BCPZ-REEL7 功能描述:IC CLOCK GEN 2GHZ VCO 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:2,000 系列:- 類型:PLL 時鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應商設備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9522-4 制造商:AD 制造商全稱:Analog Devices 功能描述:12 LVDS/24 CMOS Output Clock Generator with Integrated 1.6 GHz VCO