參數(shù)資料
型號(hào): AD9518-2A/PCBZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 24/64頁(yè)
文件大?。?/td> 0K
描述: BOARD EVALUATION FOR AD9518-2A
設(shè)計(jì)資源: AD9518 Schematics
AD9518 Gerber Files
AD9518-2 BOM
標(biāo)準(zhǔn)包裝: 1
主要目的: 計(jì)時(shí),時(shí)鐘發(fā)生器
嵌入式:
已用 IC / 零件: AD9518-2A
主要屬性: 2 輸入,6 輸出,2.2GHz VCO
次要屬性: LVPECL 輸出邏輯
已供物品:
AD9518-2
Data Sheet
Rev. C | Page 30 of 64
DIGITAL LOCK DETECT (DLD)
By selecting the proper output through the mux on each pin,
the DLD function can be made available at the LD, STATUS,
and REFMON pins. The DLD circuit indicates a lock when the
time difference of the rising edges at the PFD inputs is less than
a specified value (the lock threshold). The loss of a lock is
indicated when the time difference exceeds a specified value
(the unlock threshold). Note that the unlock threshold is wider
than the lock threshold, which allows some phase error in
excess of the lock window to occur without chattering on the
lock indicator.
The lock detect window timing depends on three settings:
the digital lock detect window bit (Register 0x018[4]), the
antibacklash pulse width setting (Register 0x017[1:0], see Table 2),
and the lock detect counter (Register 0x018[6:5]). A lock is not
indicated until there is a programmable number of consecutive
PFD cycles with a time difference that is less than the lock detect
threshold. The lock detect circuit continues to indicate a lock
until a time difference greater than the unlock threshold occurs
on a single subsequent cycle. For the lock detect to work properly,
the period of the PFD frequency must be greater than the unlock
threshold. The number of consecutive PFD cycles required for
lock is programmable (Register 0x018[6:5]).
Analog Lock Detect (ALD)
The AD9518 provides an ALD function that can be selected for
use at the LD pin. There are two versions of ALD, as follows:
N-channel open-drain lock detect. This signal requires a
pull-up resistor to the positive supply, VS. The output is
normally high with short, low-going pulses. Lock is indicated
by the minimum duty cycle of the low-going pulses.
P-channel open-drain lock detect. This signal requires a
pull-down resistor to GND. The output is normally low
with short, high-going pulses. Lock is indicated by the
minimum duty cycle of the high-going pulses.
The analog lock detect function requires an R-C filter to
provide a logic level indicating lock/unlock.
AD9518-2
ALD
LD
R1
C
VOUT
R2
VS = 3.3V
06431-
067
Figure 35. Example of Analog Lock Detect Filter Using
an N-Channel Open-Drain Driver
Current Source Digital Lock Detect (DLD)
During the PLL locking sequence, it is normal for the DLD
signal to toggle a number of times before remaining steady
when the PLL is completely locked and stable. There may be
applications where it is desirable to have DLD asserted only
after the PLL is solidly locked. This is made possible by using
the current source lock detect function.
This function is set when it is selected as the output from the
LD pin control (Register 0x01A[5:0]). The current source lock
detect provides a current of 110 A when DLD is true, and it
shorts to ground when DLD is false. If a capacitor is connected
to the LD pin, it charges at a rate that is determined by the current
source during the DLD true time but is discharged nearly instantly
when DLD is false. By monitoring the voltage at the LD pin (top
of the capacitor), it is possible to get a logic high level only after
the DLD has been true for a sufficiently long time. Any momentary
DLD false resets the charging. By selecting a properly sized
capacitor, it is possible to delay a lock detect indication until
the PLL is stably locked and the lock detect does not chatter.
The voltage on the capacitor can be sensed by an external
comparator connected to the LD pin. However, there is an
internal LD pin comparator that can be read at the REFMON
pin control (Register 0x01B[4:0]) or the STATUS pin control
(Register 0x017[7:2]) as an active high signal. It is also available
as an active low signal (REFMON, Register 0x01B[4:0] and
STATUS, Register 0x017[7:2]). The internal LD pin comparator
trip point and hysteresis are listed in Table 15.
AD9518-2
LD
REFMON
OR
STATUS
C
VOUT
110A
DLD
LD PIN
COMPARATOR
06431-
068
Figure 36. Current Source Digital Lock Detect
External VCXO/VCO Clock Input (CLK/CLK)
CLK is a differential input that can be used as an input to drive
the AD9518 clock distribution section. This input can receive
up to 2.4 GHz. The pins are internally self-biased, and the input
signal should be ac-coupled via capacitors.
VS
CLOCK INPUT
STAGE
CLK
5k
2.5k
06431-
032
Figure 37. CLK Equivalent Input Circuit
The CLK/CLK input can be used either as a distribution-only
input (with the PLL off), or as a feedback input for an external
VCO/VCXO using the internal PLL when the internal VCO is
not used. The CLK/CLK input can be used for frequencies up
to 2.4 GHz.
相關(guān)PDF資料
PDF描述
FCBP110LD1L10 CABLE 10.5GBPS 10M LASERWIRE
ADCLK946/PCBZ KIT EVAL CLK BUFF ADCLK946
A2MXS-3436M ADM34S/AE34M/X
FCBP110LD1L05S KIT 5M LASERWIRE SFP+
AD9522-3/PCBZ BOARD EVAL FOR AD9522-3 CLK GEN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9518-2BCPZ 制造商:Analog Devices 功能描述:Clock Generator 48-Pin LFCSP EP Tray
AD9518-2BCPZ-REEL7 制造商:Analog Devices 功能描述: 制造商:Rochester Electronics LLC 功能描述:
AD9518-3 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:6-Output Clock Generator with 6-Output Clock Generator with
AD9518-3A/PCBZ 功能描述:BOARD EVALUATION FOR AD9518-3A RoHS:是 類(lèi)別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱(chēng):82EBV2081
AD9518-3ABCPZ 功能描述:IC CLOCK GEN 6CH 2GHZ 48LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類(lèi)型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無(wú) 頻率 - 最大:240MHz 除法器/乘法器:是/無(wú) 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)