VCC L1 I/O R11 I/O V18 I/O L2 I/O R13 I/O V19 I/O L3 I/O R16 IOPCL, I/O X1 I/O L4 " />
鍙冩暩(sh霉)璩囨枡
鍨嬭櫉(h脿o)锛� A1020B-1VQ80C
寤犲晢锛� Microsemi SoC
鏂囦欢闋佹暩(sh霉)锛� 70/98闋�
鏂囦欢澶�?銆�?/td> 0K
鎻忚堪锛� IC FPGA 2K GATES 80-VQFP COM
妯�(bi膩o)婧�(zh菙n)鍖呰锛� 90
绯诲垪锛� ACT™ 1
LAB/CLB鏁�(sh霉)锛� 547
杓稿叆/杓稿嚭鏁�(sh霉)锛� 69
闁€鏁�(sh霉)锛� 2000
闆绘簮闆诲锛� 4.5 V ~ 5.5 V
瀹夎椤炲瀷锛� 琛ㄩ潰璨艰
宸ヤ綔婧害锛� 0°C ~ 70°C
灏佽/澶栨锛� 80-TQFP
渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁濓細 80-VQFP锛�14x14锛�
72
K19
I/O
R9
I/O
V17
VCC
L1
I/O
R11
I/O
V18
I/O
L2
I/O
R13
I/O
V19
I/O
L3
I/O
R16
IOPCL, I/O
X1
I/O
L4
CLKA, I/O
R17
I/O
X2
I/O
L5
CLKB, I/O
R18
I/O
X3
I/O
L15
GND
R19
I/O
X4
I/O
L16
I/O
T1
I/O
X5
I/O
L17
I/O
T2
I/O
X6
I/O
L18
I/O
T3
I/O
X7
GND
L19
I/O
T4
GND
X8
I/O
M1
I/O
T5
IOCLK, I/O
X9
I/O
M2
I/O
T6
I/O
X10
I/O
M3
I/O
T7
I/O
X11
I/O
M4
I/O
T8
I/O
X12
I/O
M16
I/O
T9
I/O
X13
I/O
M17
I/O
T10
GND
X14
VCC
M18
I/O
T11
I/O
X15
I/O
M19
I/O
T12
I/O
X16
I/O
N1
I/O
T13
I/O
X17
I/O
N2
I/O
T14
I/O
X18
I/O
N3
I/O
T15
I/O
X19
I/O
N4
I/O
T16
GND
Y1
I/O
N5
I/O
T17
GND
Y2
I/O
N15
I/O
T18
I/O
Y3
I/O
N16
I/O
T19
I/O
Y4
I/O
N17
I/O
V1
I/O
Y5
I/O
N18
I/O
V2
I/O
Y6
I/O
N19
I/O
V3
VCC
Y7
I/O
P1
I/O
V4
I/O
Y8
I/O
P2
I/O
V5
I/O
Y9
I/O
P3
I/O
V6
I/O
Y10
I/O
P4
I/O
V7
VCC
Y11
I/O
P16
I/O
V8
I/O
Y12
I/O
P17
I/O
V9
I/O
Y13
I/O
P18
I/O
V10
VCC
Y14
I/O
P19
I/O
V11
I/O
Y15
I/O
R1
I/O
V12
I/O
Y16
I/O
R2
I/O
V13
I/O
Y17
I/O
R3
I/O
V14
I/O
Y18
I/O
R4
GND
V15
I/O
Y19
I/O
R7
I/O
V16
I/O
257- P i n CP GA (C ont i n u ed)
Pin Number
A14100A
Function
Pin Number
A14100A
Function
Pin Number
A14100A
Function
鐩搁棞(gu膩n)PDF璩囨枡
PDF鎻忚堪
A10V20B-VQ80C IC FPGA 2K GATES 80-VQFP COM
A1020B-1VQG80C IC FPGA 2K GATES 80-VQFP COM
FMC17DRYI-S734 CONN EDGECARD 34POS DIP .100 SLD
ESC65DRYS-S734 CONN EDGECARD 130PS DIP .100 SLD
RSC31DTES CONN EDGECARD 62POS .100 EYELET
鐩搁棞(gu膩n)浠g悊鍟�/鎶€琛�(sh霉)鍙冩暩(sh霉)
鍙冩暩(sh霉)鎻忚堪
A1020B-1VQ80I 鍔熻兘鎻忚堪:IC FPGA 2K GATES 80-VQFP IND RoHS:鍚� 椤炲垾:闆嗘垚闆昏矾 (IC) >> 宓屽叆寮� - FPGA锛堢従(xi脿n)鍫�(ch菐ng)鍙法绋嬮杸闄e垪锛� 绯诲垪:ACT™ 1 鐢�(ch菐n)鍝佸煿瑷�(x霉n)妯″:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 鐗硅壊鐢�(ch菐n)鍝�:Cyclone? IV FPGAs 妯�(bi膩o)婧�(zh菙n)鍖呰:60 绯诲垪:CYCLONE® IV GX LAB/CLB鏁�(sh霉):9360 閭忚集鍏冧欢/鍠厓鏁�(sh霉):149760 RAM 浣嶇附瑷�(j矛):6635520 杓稿叆/杓稿嚭鏁�(sh霉):270 闁€鏁�(sh霉):- 闆绘簮闆诲:1.16 V ~ 1.24 V 瀹夎椤炲瀷:琛ㄩ潰璨艰 宸ヤ綔婧害:0°C ~ 85°C 灏佽/澶栨:484-BGA 渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁�:484-FBGA锛�23x23锛�
A1020B-1VQ84B 鍒堕€犲晢:ACTEL 鍒堕€犲晢鍏ㄧū:Actel Corporation 鍔熻兘鎻忚堪:ACT 1 Series FPGAs
A1020B-1VQ84C 鍒堕€犲晢:ACTEL 鍒堕€犲晢鍏ㄧū:Actel Corporation 鍔熻兘鎻忚堪:ACT 1 Series FPGAs
A1020B-1VQ84I 鍒堕€犲晢:ACTEL 鍒堕€犲晢鍏ㄧū:Actel Corporation 鍔熻兘鎻忚堪:ACT 1 Series FPGAs
A1020B-1VQ84M 鍒堕€犲晢:ACTEL 鍒堕€犲晢鍏ㄧū:Actel Corporation 鍔熻兘鎻忚堪:ACT 1 Series FPGAs