
XRT72L52
336
TWO CHANNEL DS3/E3 FRAMER IC WITH HDLC CONTROLLER
REV. 1.0.3
Required Operation of the Terminal Equipment
The XRT72L52 will update the data on the RxNib[3:0] line, upon the rising edge of RxClk. Hence, the Terminal
Equipment should sample the data on the RxNib[3:0] output pins (or the E3_Data_In[3:0] input pins at the
Terminal Equipment) upon the rising edge of RxClk. As the Terminal Equipment samples RxSer with each
rising edge of RxClk it should also be sampling the RxFrame signal.
The Need for Sampling RxFrame
The XRT72L52 will pulse the RxFrame output pin "High" coincident with it driving the very first nibble of a given
E3 frame, onto the RxNib[3:0] output pins. If knowledge of the E3 Frame Boundaries is important for the
operation of the Terminal Equipment, then this is a very important signal for it to sample.
The Behavior of the Signals between the Receive Payload Data Output Interface block and the Terminal
Equipment
The behavior of the signals between the XRT72L52 and the Terminal Equipment for E3 Nibble-Mode operation
FIGURE 139. THE XRT72L52 DS3/E3 FRAMER IC BEING INTERFACED TO THE RECEIVE SECTION OF THE TERMINAL
EQUIPMENT (NIBBLE-PARALLEL MODE OPERATION)
Rx_E3_Clock_In
E3_Data_In[3:0]
Rx_Start_of_Frame
Rx_E3_OH_Ind
RxClk
RxNib[3:0]
RxLineClk
RxFrame
RxOH_Ind
Terminal Equipment
Receive Payload Section
E3 Framer
34.368MHz
Clock Source
8.592MHz
Clock Signal