參數(shù)資料
型號: W19B320BTT-H
廠商: WINBOND ELECTRONICS CORP
元件分類: PROM
英文描述: 2M X 16 FLASH 3V PROM, 70 ns, PDSO48
封裝: TSOP-48
文件頁數(shù): 8/56頁
文件大?。?/td> 0K
代理商: W19B320BTT-H
W19B320BT/B DATASHEET
Publication Release Date:Dec.25, 2007
- 16 -
Revisionv A3
6.2.6
Chip Erase Command Sequence
Chip erase is a six-bus cycle operation. Writing two unlock cycles initiate the chip erase command
sequence, which is followed by a set-up command. After chip erase command, two additional unlock
write cycles are then followed, which in turn invokes the Embedded Erase algorithm. The system
preprogram is not required prior to erase. Before electrical erase, the Embedded Erase algorithm
automatically preprograms and verifies the entire memory for an all zero data pattern. Any controls or
timings during these operations is not required in system.
As the Embedded Erase algorithm is complete, the bank returns to the read mode and addresses are
no longer latched. The system can determine the status of the erase operation by using DQ7, DQ6,
DQ2, or RY/#BY. Please refer to the Write Operation Status section for information on these status
bits.
Any commands written during the chip erase operation will be ignored. However, a hardware reset
shall terminate the erase operation immediately. If this happens, to ensure data integrity, the chip
erase command sequence should be reinitiated when that bank has returned to reading array data.
6.2.7
Sector Erase Command Sequence
Sector erase is a six-bus cycle operation. Writing two unlock cycles initiate the sector erase command
sequence, which is followed by a set-up command. Two additional unlock cycles are written, and are
then followed by the address of the sector to be erased, and the sector erase command.
The device does not require the system to preprogram before erase. Before electrical erase, the
Embedded Erase algorithm automatically programs and verifies the entire memory for an all zero data
pattern. Any controls or timings during these operations are not required in system.
A sector erase time-out of 50
μs occurs after the command sequence is written. Additional sector
addresses and sector erase commands may be written during the time-out period. Loading the sector
erase buffer may be done in any sequence, and the number of sectors may be from one sector to all
sectors. The time between these additional cycles must be less than 50
μs; otherwise, erasure may
begin. Any sector erase address and command following the exceeded time-out may or may not be
accepted. To ensure all commands are accepted, processor interrupts be disabled during this time is
recommended. The interrupts can be re-enabled after the last Sector Erase command is written. Any
command other than Sector Erase or Erase Suspend during the time-out period resets the bank to the
read mode. The system must rewrite the command sequence and any additional addresses and
commands.
The system can monitor DQ3 to determine whether or not the sector erase timer has timed out (See
the section on DQ3: Sector Erase Timer.). The time-out begins from the rising edge of the final #WE
pulse in the command sequence.
As the Embedded Erase algorithm is complete, the bank returns to reading array data and addresses
are no longer latched. Please note that when the Embedded Erase operation is in progress, the
system can read data from the non-erasing bank at the same time. By reading DQ7, DQ6, DQ2, or
RY/#BY in the erasing bank, the system can determine the status of the erase operation. Please refer
to the Write Operation Status section for information on these status bits.
When the sector erase operation begins, only the Erase Suspend command is valid. All other
commands are ignored. However, a hardware reset shall terminate the erase operation immediately. If
相關(guān)PDF資料
PDF描述
W24010T-70LL 128K X 8 STANDARD SRAM, 70 ns, PDSO32
W24L04S-70LI 512K X 8 STANDARD SRAM, 70 ns, PDSO32
W25P010AF-8 32K X 32 STANDARD SRAM, PQFP100
W25P020AD-7 64K X 32 STANDARD SRAM, 7 ns, PQFP100
W25P020AD-6 64K X 32 STANDARD SRAM, 6 ns, PQFP100
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W19L-E02050 制造商:Cooper Crouse-Hinds 功能描述:
W19L-E03040 制造商:Cooper Crouse-Hinds 功能描述:
W19L-E04040 制造商:Cooper Crouse-Hinds 功能描述:
W19U_5LGA WAF 制造商:Fairchild Semiconductor Corporation 功能描述:
W1A 功能描述:ENCLOSURE 7.25X4.5 GREY RoHS:是 類別:盒,外殼,支架 >> 箱 系列:工具 產(chǎn)品目錄繪圖:SR Series Standard 特色產(chǎn)品:Customize Your Enclosure 標準包裝:1 系列:S 容器 - 類型:盒 尺寸/尺寸:3.600" L x 2.250" W(91.44mm x 57.15mm) 高度:1.500"(38.10mm) 面積 (L x W):8.10"(52.3cm) 設(shè)計:手持,分叉式雙側(cè) 材質(zhì):塑料 - ABS 顏色:杏黃 厚度:0.100"(2.54mm) 特點:PCB 支座 額定值:IP40,NEMA 1 材料可燃性額定值:UL94 HB 裝運信息:從 Digi-Key 運送 重量:0.137 磅(62.14g) 相關(guān)產(chǎn)品:SR6005-ND - SCREW NO.4X 3/8 H/L PANSRPS-11-ND - GASKET 3.63 X 2.27 INCHSR52-ND - BOX RUBBER FEET FOR "A" SERIESSR410-ND - PC BOARD COPPER CLADSR310-ND - PC BOARD .1" STD HORIZ GRIDSR50-ND - RUBBER FEET (1XX,2XX) 其它名稱:111-I ALMOND111-IA111-IALMONDSR111-IA