參數(shù)資料
型號: STPC CONSUMER
廠商: 意法半導體
英文描述: Multimedia PC on a Chip(多媒體PC)
中文描述: 多媒體電腦芯片(多媒體個人電腦)
文件頁數(shù): 16/34頁
文件大?。?/td> 388K
代理商: STPC CONSUMER
PIN DESCRIPTION
16/34
CVBS
Analog video composite output (luminance/
chrominance). CVBS is current-driven and must
be connected to analog ground over a load resis-
tor (R
). Following the load resistor, a simple
analog low pass filter is recommended.
2.2.5 PCI INTERFACE
AD[31:0]
PCI Address/Data. This is the 32-bit
multiplexed address and data bus of the PCI. This
bus is driven by the master during the address
phase and data phase of write transactions. It is
driven by the target during data phase of read
transactions.
CBE#[3:0]
Bus Commands/Byte Enables.These
are the multiplexed command and byte enable
signals of the PCI bus. During the address phase
they define the command and during the data
phase they carry the byte enable information.
These pins are inputs when a PCI master other
than the STPC Consumer owns the bus and out-
puts when the STPC Consumer owns the bus.
FRAME#
Cycle Frame.This is the frame signal of
the PCI bus. It is an input when a PCI master owns
the bus and is an output when STPC Consumer
owns the PCI bus.
TRDY#
Target Ready.This is the target ready sig-
nal of the PCI bus. It is driven as an output when
the STPC Consumer is the target of the current
bus transaction. It is used as an input when STPC
Consumer initiates a cycle on the PCI bus.
IRDY#
Initiator Ready. This is the initiator ready
signal of the PCI bus. It is used as an output when
the STPC Consumer initiates a bus cycle on the
PCI bus. It is used as an input during the PCI cy-
cles targeted to the STPC Consumer to determine
when the current PCI master is ready to complete
the current transaction.
STOP#
Stop Transaction. Stop is used to imple-
ment the disconnect, retry and abort protocol of
the PCI bus. It is used as an input for the bus cy-
cles initiated by the STPC Consumer and is used
as an output when a PCI master cycle is targeted
to the STPC Consumer.
DEVSEL#
I/O Device Select.This signal is used
as an input when the STPC Consumer initiates a
bus cycle on the PCI bus to determine if a PCI
slave device has decoded itself to be the target of
the current transaction. It is asserted as an output
either when the STPC Consumer is the target of
the current PCI transaction or when no other de-
vice asserts DEVSEL# prior to the subtractive de-
code phase of the current PCI transaction.
PAR
Parity Signal Transactions.This is the parity
signal of the PCI bus. This signal is used to guar-
antee even parity across AD[31:0], CBE#[3:0],
and PAR. This signal is driven by the master dur-
ing the address phase and data phase of write
transactions. It is driven by the target during data
phase of read transactions. (Its assertion is identi-
cal to that of the AD bus delayed by one PCI clock
cycle)
SERR#
System Error.This is the system error sig-
nal of the PCI bus. It may, if enabled, be asserted
for one PCI clock cycle if target aborts a STPC
Consumer initiated PCI transaction. Its assertion
by either the STPC Consumer or by another PCI
bus agent will trigger the assertion of NMI to the
host CPU. This is an open drain output.
LOCK#
PCI Lock.This is the lock signal of the PCI
bus and is used to implement the exclusive bus
operations when acting as a PCI target agent.
PCIREQ#[2:0]
PCI Request. This pin are the
three external PCI master request pins. They indi-
cates to the PCI arbiter that the external agents
desire use of the bus.
PCIGNT#[2:0]
PCI Grant.These pins indicate that
the PCI bus has been granted to the master re-
questing it on its PCIREQ#.
2.2.6 ISA/IDE COMBINED ADDRESS/DATA
LA[23]/SCS3#
Unlatched Address (ISA)/Second-
ary Chip Select (IDE).This pin has two functions,
depending on whether the ISA bus is active or the
IDE bus is active.
When the ISA bus is active, this pins is ISA Bus
unlatched address bit 23 for 16-bit devices. When
ISA bus is accessed by any cycle initiated from
PCI bus, this pin is in output mode. When an ISA
bus master owns the bus, this pins is in input
mode.
When the IDE bus is active, this signals is used as
the active high secondary slave IDE chip select
signal. This signal is to be externally NANDed with
the ISAOE
#
signal before driving the IDE devices
to guarantee it is active only when ISA bus is idle.
相關PDF資料
PDF描述
STPC12GDYC LOW PASS FILTER TO 5 GHZ, 20DB REJ
STPC12GEYC X86 Core PC Compatible System-on-Chip for Terminals
STPC12GEYI X86 Core PC Compatible System-on-Chip for Terminals
STPCI2GDY X86 Core PC Compatible System-on-Chip for Terminals
STPCI2HEYC X86 Core PC Compatible System-on-Chip for Terminals
相關代理商/技術參數(shù)
參數(shù)描述
STPCCONSUMER-II 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:X86 Core PC Compatible Information Appliance System-on-Chip
STPCCONSUMER-S 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:PC Compatible Embeded Microprocessor
STPCD01 制造商:未知廠家 制造商全稱:未知廠家 功能描述:STPC CLIENT DATASHEET / PC COMPATIBLE EMBEDED MICROPROCESSOR
STPCD0110BTC3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:32-Bit Microprocessor
STPCD0112BTC3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:32-Bit Microprocessor