參數(shù)資料
型號(hào): P95020ZLLGI8
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 電源管理
英文描述: 2-CHANNEL POWER SUPPLY MANAGEMENT CKT, PBGA124
封裝: LLGA-124
文件頁(yè)數(shù): 12/137頁(yè)
文件大?。?/td> 3533K
代理商: P95020ZLLGI8
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)當(dāng)前第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)
P95020 / Preliminary Datasheet
Revision 0.7.10
109
2010 Integrated Device Technology, Inc.
Bit
Bit Name
Def.
Set.
User
Type
Value
Description / Comments
0
RESERVED
0b
R/W
RESERVED
[10:1]
GPIO_DAT
0000000000b
R/W
Pins configured as an output will reflect the value held in the
GPIO_DAT register. The GPIO_DAT register will follow the logic
level at the pin for pins configured as a level sentitive inputs. The
GPIO_DAT register will change from a 0 to a 1 when the input
transitions state from low to high (rising edge) or high to low
(falling edge) as determined by the GPIO INPUT EDGE SELECT
register for pins configured as level sensitive inputs.
[15:11]
RESERVED
R/W
RESERVED
13.7.3
GPIO INPUT MODE SELECT REGISTER
IC Address = Page-0: 36(0x24), C Address = 0xA024
IC Address = Page-0: 37(0x25), C Address = 0xA025
Bit
Bit Name
Def.
Set.
User
Type
Value
Description / Comments
0
RESERVED
0b
R/W
RESERVED
[10:1]
GPIO_IN_MODE
0000000000b
R/W
0 = Level
sensitive
1 = Edge
sensitive
0 = Level sensitive, GPIO_DAT reflects the input data for the
corresponding GPIO; 1 = Edge sensitive, rising/falling edges
trigger interrupts as defined in GPIO_IN_EDGE. Requires the
associated bit in the GPIO Direction Register to be set as an
input.
[15:11]
RESERVED
R/W
RESERVED
13.7.4
GPIO INTERRUPT ENABLE REGISTER
IC Address = Page-0: 38(0x26), C Address = 0xA026
IC Address = Page-0: 39(0x27), C Address = 0xA027
Bit
Bit Name
Def.
Set.
User
Type
Value
Description / Comments
0
RESERVED
0b
R/W
RESERVED
[10:1]
GPIO_INT_EN
0000000000b
R/W
0 = Interrupt
Disabled
1 = Interrupt
Enabled
Each bit enabled/disables the corresponding GPIO interrupt
[15:11]
RESERVED
R/W
RESERVED
13.7.5
GPIO INPUT EDGE REGISTER
IC Address = Page-0: 40(0x28), C Address = 0xA028
IC Address = Page-0: 41(0x29), C Address = 0xA029
Bit
Bit Name
Def.
Set.
User
Type
Value
Description / Comments
0
RESERVED
0b
R/W
RESERVED
[10:1]
GPIO_IN_EDGE
1111111111b
R/W
0 = Rising edge
trigger
1 = Rising and
falling edge trigger
0 = Rising edge generates interrupt. 1 = Rising edge and
falling edge generates interrupt.
[15:11]
RESERVED
R/W
RESERVED
13.7.6
GPIO INTERRUPT STATUS REGISTER
IC Address = Page-0: 42(0x2A), C Address = 0xA02A
IC Address = Page-0: 43(0x2B), C Address = 0xA02B
Bit
Bit Name
Def.
Set.
User
Type
Value
Description / Comments
0
RESERVED
0b
R/W
RESERVED
[10:1]
GPIO_INT_STATUS
0000000000b
RW1C
0 = No interrupt
1 = Interrupt
Event is defined by GPIO_IN_EDGE register
[15:11]
RESERVED
R/W
RESERVED
13.7.7
GPIO OUTPUT MODE REGISTER
IC Address = Page-0: 44(0x2C), C Address = 0xA02C
IC Address = Page-0: 45(0x2D), C Address = 0xA02D
Bit
Bit Name
Def.
Set.
User
Type
Value
Description / Comments
0
RESERVED
0b
R/W
RESERVED
[10:1]
GPIO_OUT_MODE
1111111111b
R/W
0 = CMOS output
1 = Open drain output
Sets the output mode for each corresponding GPIO
[15:11]
RESERVED
R/W
RESERVED
相關(guān)PDF資料
PDF描述
PBL3717A STEPPER MOTOR CONTROLLER, 1.2 A, PDIP16
PC13892AJVL 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PBGA186
PC13892BJVK 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PBGA139
PC13892AJVK 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PBGA139
PC13892BJVL 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PBGA186
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
P95021NQG 功能描述:PMIC 解決方案 Integrates Audio, LED B/Light Pwr Mgt RoHS:否 制造商:Texas Instruments 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-24 封裝:Reel
P95021NQG8 制造商:Integrated Device Technology Inc 功能描述:POWER MANAGEMENT, AUDIO & CONT 制造商:Integrated Device Technology Inc 功能描述:132-VFQFPN - Tape and Reel 制造商:Integrated Device Technology Inc 功能描述:Integrates Audio, LED B/Light Pwr Mgt
P950-36I 制造商:Tripp Lite 功能描述:SERIAL ATA II SIGNAL CABLE, 2X7-PIN STRAIGHT CONNECTOR - 39" - Bulk
P9508- 制造商:ROEBUCK 功能描述:ROEBUCK DISH WASHING BRUSH
P9-511121 功能描述:按鈕開關(guān) Flush Dome Solder 5A SPST-DB, SPDT-DB RoHS:否 制造商:OTTO 觸點(diǎn)形式: 開關(guān)功能: 電流額定值: 電壓額定值 AC: 電壓額定值 DC: 功率額定值: 安裝風(fēng)格: 照明: 照明顏色: IP 等級(jí): 端接類型: 觸點(diǎn)電鍍: 執(zhí)行器: 蓋顏色: 封裝: 可燃性等級(jí):