參數(shù)資料
型號(hào): MC68HC11G5CFN
廠商: FREESCALE SEMICONDUCTOR INC
元件分類: 微控制器/微處理器
英文描述: 8-BIT, MROM, 2.1 MHz, MICROCONTROLLER, PQCC84
封裝: PLASTIC, LCC-84
文件頁(yè)數(shù): 149/195頁(yè)
文件大?。?/td> 982K
代理商: MC68HC11G5CFN
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)當(dāng)前第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)第175頁(yè)第176頁(yè)第177頁(yè)第178頁(yè)第179頁(yè)第180頁(yè)第181頁(yè)第182頁(yè)第183頁(yè)第184頁(yè)第185頁(yè)第186頁(yè)第187頁(yè)第188頁(yè)第189頁(yè)第190頁(yè)第191頁(yè)第192頁(yè)第193頁(yè)第194頁(yè)第195頁(yè)
RESETS, INTERRUPTS AND LOW POWER MODES
5-5
mode). Port C is initialized as an input port (DDRC = $00). Ports B and F are general purpose output
ports with all bits initialized to zero. R/W outputs a logic high level all the time. Ports A, D, G, H, and
J are configured as general purpose high-impedance inputs. Port E pins are configured as inputs.
Timer — The timer system is initialized during reset to a count of $0000. The prescaler bits are
cleared (to zero) so that the count rate equals the E-clock rate. All output compare registers are
initialized to $FFFF to guarantee the maximum time before any successful compare. All input
capture registers are indeterminate after reset. The OC1M register is cleared so successful OC1
compares will not affect any I/O pins. The other output compare functions are configured so as not
to affect any I/O pins on successful compares. All input capture edge detector circuits are configured
for “capture disabled” operation. The timer overflow interrupt flag and all timer function interrupt flags
are cleared and all timer interrupts are disabled by their mask bits being cleared.
Real Time Interrupt — The real time interrupt flag is cleared and automatic hardware interrupts are
masked by the RTII bit being clear. The rate control bits RTR1, RTR0 are cleared to zero, thus
selecting the shortest real time interrupt period.
Pulse Accumulator — The pulse accumulator system is disabled at reset. The PAIF and PAOVF
flags are cleared to indicate no pulse accumulator interrupts pending. The PAII and PAOVI interrupt
enable bits are cleared to inhibit pulse accumulator interrupts.
COP — The COP watchdog system is enabled if the NOCOP control bit is a zero and disabled if
NOCOP is one. The COP rate is set for the shortest duration timeout. If a different rate is required
then it must be initialized within 64 E-clock cycles after reset.
SCI Serial I/O — The reset condition of the SCI system is independent of the operating mode. At
reset, the SCI baud rate is indeterminate and must be established by a software write to the BAUD
register (note that in bootstrap mode software in the bootstrap ROM initializes the SCI system and
the baud rate). The frame format is configured for 8-bit data (M = 0). All transmit and receive
interrupts are masked and both the transmitter and receiver are disabled (turned off) so the port pins
associated with the SCI default to being general purpose I/O lines. The send break and receiver
wake-up functions are disabled. Although the wake-up function is disabled (RWU = 0), the WAKE
control bit is initialized to 0, thus selecting the ‘idle line’ mode of wake-up. The TDRE and TC status
bits are both set to one indicating that there is no transmit data in either the transmit data register
or the transmit serial shift register. The receiver related status bits RDRF, IDLE, OR, NF, and FE
are all cleared by reset.
SPI Serial I/O — The SPI system is disabled during reset. The port pins associated with this function
default to being general purpose I/O pins.
A to D — The A/D system is disabled by reset. Both the ADPU and CSEL bits are cleared to zero,
disabling the analog circuitry of the A/D and the internal R-C oscillator. The bits in the ADCTL control
register are indeterminate following reset. In any case, a write must be performed to this register in
order to initiate a conversion sequence.
System — The “Highest Priority I” interrupt defaults to the external interrupt pin IRQ by PSEL4 –
PSEL0 being set equal to 00110. The RBOOT, SMOD, and MDA bits in the HPRIO register reflect
the status of the MODB and MODA inputs at the rising edge of reset. The internal read visibility
Freescale
Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc.
..
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:
MC68HC11G5,
MC68HC11G7,
MC68HC711G5
相關(guān)PDF資料
PDF描述
MC68HC11G5CFN 8-BIT, MROM, 2.1 MHz, MICROCONTROLLER, PQCC84
MC68HC11L6VFU23 8-BIT, MROM, 3 MHz, MICROCONTROLLER, PQFP64
MC68HC11L6CFU22 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PQFP64
MC68HC11L6VFU22 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PQFP64
MC68HC11L6MFU22 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PQFP64
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68HC11G7 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:High-density Complementary Metal Oxide Semiconductor (HCMOS) Microcontroller Unit
MC68HC11G7CFN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:8-Bit Microcontroller
MC68HC11K0 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:HCMOS Microcontroller Unit
MC68HC11K0CFN2 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:8-Bit Microcontroller
MC68HC11K0CFN3 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:8-Bit Microcontroller