參數(shù)資料
型號: MB86960APF-G
廠商: Fujitsu Limited
英文描述: NETWORK INTERFACE CONTROLLER with ENCODER/DECODER (NICE)
中文描述: 網(wǎng)絡(luò)接口控制器的編碼/解碼器(尼斯)
文件頁數(shù): 4/65頁
文件大小: 488K
代理商: MB86960APF-G
MB86960
PIN DESCRIPTIONS
System Bus Interface Pins
SYMBOL
TYPE
DESCRIPTION
RESET
I
HARDWARE RESET:
Active high. A minimum pulse of 300 nanoseconds in duration is required.
This pin resets NICE’s internal pointers and registers to the appropriate state.
Note: NICE must be reset after power start before using.
RDY (RDY)
O
READY:
This output is asserted to indicate to the host that NICE is ready to complete the requested
read of write operation. It will also be asserted if the device is unable to respond to the request for a
read or write within 2.4 microsecond, In that case, NICE will also assert INT and the bus read error
status bit, DLCR1<6>, or bus write error status bit DLCR<0>. RDY(RDY) may be an active low or
active high signal as determined by RDYPOL, pin 94. If RDYPOL is a “1”, RDY(RDY) will be active
high. If RDYPOL is tied to a “0” RDY(RDY) will be an active low signal.
RDYPOL
I
READY POLARITY SELECT:
Control input to select the polarity of RDY(RDY), pin 14. When this
pin is tied high, RDY(RDY) will be active high. If RDYPOL is tied low, RDY(RDY) will be an active
low signal.
WE
I
WRITE:
The WE pin is an active low input that enables a write operation form the host system to the
buffer memory port or to internal registers selected by system address inputs SA0-3.
RD
I
READ:
Active low input specifies that the current transfer between NICE and the host system is a
read from one of NICE’s internal registers or its data port as selected by SA0-3.
CS
I
CHIP SELECT:
This active low input signal is the chip select for NICE.
BHE
I
BYTE HIGH ENABLE:
Active Low. This is the byte/word control line. It is used only when NICE is
configured for a 16-bit data bus by the SB/SW bit of DLCR6. It allows word, upper byte only or lower
byte only transfers. The address select pin SA0 is used with BHE for byte or word transfers. as
follows.
SB/SW
BHE
SA0
FUNCTION
0
0
0
Word transfer
0
0
1
Byte transfer on upper half of data bus (SD15-8)
0
1
0
Byte transfer on lower half of data bus (SD7-0)
0
1
1
Reserved
1
X
X
Byte transfer (SD7-0)
INT
O
INTERRUPT:
Active low. Indicates that NICE requires host system attention after successful
transmission or reception of a packet, or if any error condition occur, if an EOP (end of process)
signal from the host occurs after the completion of the DMA cycle. The Interrupt signal is maskable
and can be disabled by writing a 0 to the appropriate mask bit.
EOP(EOP)
I
END OF PROCESS:
Indicates to NICE that the DMA transfer is finished. When the host DMA
controller asserts EOP(EOP), further assertion of NICE’s bus request output. DREQ, will be
discontinued.
Note:
Dual function pins have two
names with the second in
parentheses ( ).
B = Bidirectional I/O
I
= Standard Input
O = Totem Pole Output
相關(guān)PDF資料
PDF描述
MB86961A UNIVERSAL INTERFACE FOR 10BASET
MB86961APD-G UNIVERSAL INTERFACE FOR 10BASET
MB86961APF-G UNIVERSAL INTERFACE FOR 10BASET
MB86965 EtherCoupler ETHERNET CONTROLLER WITH 10BASE?T TRANSCEIVER
MB86965B EtherCoupler ETHERNET CONTROLLER WITH 10BASE?T TRANSCEIVER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MB86961A 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:UNIVERSAL INTERFACE FOR 10BASET
MB86961APD-G 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:UNIVERSAL INTERFACE FOR 10BASET
MB86961APF-G 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:UNIVERSAL INTERFACE FOR 10BASET
MB86965 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:EtherCoupler ETHERNET CONTROLLER WITH 10BASE?T TRANSCEIVER
MB86965B 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:EtherCoupler ETHERNET CONTROLLER WITH 10BASE?T TRANSCEIVER