參數(shù)資料
型號(hào): LTC4252A-1IMS#TRPBF
廠商: Linear Technology
文件頁(yè)數(shù): 10/36頁(yè)
文件大?。?/td> 328K
描述: IC CNTRLR HOTSWAP NEGVOLT 10MSOP
標(biāo)準(zhǔn)包裝: 2,500
類型: 熱交換控制器
應(yīng)用: 通用
內(nèi)部開(kāi)關(guān): 無(wú)
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 10-TFSOP,10-MSOP(0.118",3.00mm 寬)
供應(yīng)商設(shè)備封裝: 10-MSOP
包裝: 帶卷 (TR)
LTC4252-1/LTC4252-2
LTC4252A-1/LTC4252A-2
10
425212fe
For more information www.linear.com/LTC4252-1
pin FuncTions   (MS/MS8)
V
EE
 (Pin 5/Pin 4): Negative Supply Voltage Input. Connect 
this pin to the negative side of the power supply.
GATE (Pin 6/Pin 5): N-Channel MOSFET Gate Drive Output. 
This pin is pulled high by a 58礎(chǔ) current source. GATE is
pulled low by invalid conditions at V
IN
 (UVLO), UV , OV , or
a circuit breaker fault timeout. GATE is actively servoed to
control the fault current as measured at SENSE. A compen-
sation capacitor at GATE stabilizes this loop. A comparator
monitors GATE to ensure that it is low before allowing an
initial timing cycle, GATE ramp-up after an overvoltage
event or restart after a current limit fault. During GATE
start-up, a second comparator detects if GATE is within
2.8V of V
IN
 before PWRGD is set (MS package only).
DRAIN (Pin 7/Pin 6): Drain Sense Input. Connecting an 
external resistor, R
D
,
 
between this pin and the MOSFETs
drain (V
OUT
) allows voltage sensing below 6.15V (5V for
LTC4252A) and current feedback to TIMER. A comparator
detects if DRAIN is below 2.385V and together with the
GATE high comparator sets the PWRGD flag. If V
OUT
 is
above V
DRNCL
, DRAIN clamps at approximately V
DRNCL
.
The current through R
D
 is internally multiplied by 8 and
added to TIMERs 230礎(chǔ) pullup current during a circuit
breaker fault cycle. This reduces the fault time and MOSFET
heating.
OV (Pin 8/Pin7): Overvoltage Input. The active high thresh-
old at the OV pin is set at 6.15V with 0.6V hysteresis. If OV
> 6.15V , GATE pulls low. When OV returns below 5.55V ,
GATE start-up begins without an initial timing cycle. The
LTC4252A OV pin is set at 5.09V with 102mV hysteresis.
If OV > 5.09V , GATE pulls low. When OV returns below
4.988V , GATE start-up begins without an initial timing
cycle. If an overvoltage condition occurs in the middle of
an initial timing cycle, the initial timing cycle is restarted
after the overvoltage condition goes away. An overvoltage
condition does not reset the PWRGD flag. The internal UVLO
at V
IN
 always overrides OV . A 1nF to 10nF capacitor at OV
prevents transients and switching noise from affecting
the OV thresholds and prevents glitches at the GATE pin.
UV (Pin 9/Pin 7): Undervoltage Input. The active low thresh-
old at the UV pin is set at 2.925V with 0.3V hysteresis. If
UV < 2.925V , PWRGD pulls high, both GATE and TIMER
pull low. If UV rises above 3.225V , this initiates an initial
timing cycle followed by GATE start-up. The LTC4252A
UV pin is set at 3.08V with 324mV hysteresis. If UV <
2.756V , PWRGD pulls high, both GATE and TIMER pull
low. If UV rises above 3.08V , this initiates an initial timing
cycle followed by GATE start-up. The internal UVLO at V
IN
 
always overrides UV . A low at UV resets an internal fault
latch. A 1nF to 10nF capacitor at UV prevents transients
and switching noise from affecting the UV thresholds and
prevents glitches at the GATE pin.
TIMER (Pin 10/Pin 8): Timer Input. TIMER is used to 
generate an initial timing delay at start-up and to delay
shutdown in the event of an output overload (circuit
breaker fault). TIMER starts an initial timing cycle when
the following conditions are met: UV is high, OV is low, V
IN
 
clears UVLO, TIMER pin is low, GATE is lower than V
GATEL
,
SS < 0.2V , and V
SENSE
  V
EE
 < V
CB
. A pull-up current of
5.8礎(chǔ) then charges C
T
, generating a time delay. If C
T
 
charges to V
TMRH
 (4V), the timing cycle terminates, TIMER
quickly pulls low and GATE is activated.
If SENSE exceeds 50mV while GATE is high, a circuit
breaker cycle begins with a 230礎(chǔ) pull-up current charging
C
T
. If DRAIN is approximately 7V (6V for LTC4252A) dur-
ing this cycle, the timer pull-up has an additional current
of 8 " I
DRN
. If SENSE drops below 50mV before TIMER
reaches 4V , a 5.8礎(chǔ) pull-down current slowly discharges
the C
T
. In the event that C
T
 eventually integrates up to the
V
TMRH
 threshold, the circuit breaker trips, GATE quickly
pulls low and PWRGD pulls high. The LTC4252-1 TIMER
pin latches high with a 5.8礎(chǔ) pull-up source. This latched
fault is cleared by either pulling TIMER low with an external
device or by pulling UV below V
UVLO
. The LTC4252-2 starts
a shutdown cooling cycle following an overcurrent fault.
This cycle consists of 4 discharging ramps and 3 charging
ramps. The charging and discharging currents are 5.8礎(chǔ)
and TIMER ramps between its 1V and 4V thresholds. At
the completion of a shutdown cooling cycle, the LTC4252-2
attempts a start-up cycle.
相關(guān)PDF資料
PDF描述
LTC4253ACGN#TRPBF IC HOT SWAP CONTRLR -48V 16-SSOP
LTC4257CS8 IC CTRLR INTFACE PWR/ETHER 8SOIC
LTC4260IUH#PBF IC HOT SWAP CNTRL I2C 32-QFN
LTC4261IGN-2#PBF IC CTRLR HOTSWAP W/ADC 28-SSOP
LTC4263IS#TRPBF IC IEEE 803.2AF CNTRLR 14-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LTC4252A-2 制造商:LINER 制造商全稱:Linear Technology 功能描述:–48V Hot Swap Controllers
LTC4252A-2CMS 功能描述:IC CTRLR HOTSWAP NEG VOLT 10MSOP RoHS:否 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 類型:熱交換控制器 應(yīng)用:-48V 遠(yuǎn)程電力系統(tǒng),AdvancedTCA ? 系統(tǒng),高可用性 內(nèi)部開(kāi)關(guān):無(wú) 電流限制:可調(diào) 電源電壓:11.5 V ~ 14.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:10-MSOP 包裝:管件
LTC4252A-2CMS#PBF 功能描述:IC CNTRLR HOTSWAP NEGVOLT 10MSOP RoHS:是 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 類型:熱交換控制器 應(yīng)用:-48V 遠(yuǎn)程電力系統(tǒng),AdvancedTCA ? 系統(tǒng),高可用性 內(nèi)部開(kāi)關(guān):無(wú) 電流限制:可調(diào) 電源電壓:11.5 V ~ 14.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:10-TFSOP,10-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:10-MSOP 包裝:管件
LTC4252A-2CMS#TR 功能描述:IC CTRLR HOTSWAP NEG VOLT 10MSOP RoHS:否 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:100 系列:- 類型:熱插拔開(kāi)關(guān) 應(yīng)用:通用 內(nèi)部開(kāi)關(guān):是 電流限制:可調(diào) 電源電壓:9 V ~ 13.2 V 工作溫度:-40°C ~ 150°C 安裝類型:表面貼裝 封裝/外殼:10-WFDFN 裸露焊盤 供應(yīng)商設(shè)備封裝:10-TDFN-EP(3x3) 包裝:管件
LTC4252A-2CMS#TRPBF 功能描述:IC CNTRLR HOTSWAP NEGVOLT 10MSOP RoHS:是 類別:集成電路 (IC) >> PMIC - 熱交換 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:100 系列:- 類型:熱插拔開(kāi)關(guān) 應(yīng)用:通用 內(nèi)部開(kāi)關(guān):是 電流限制:可調(diào) 電源電壓:9 V ~ 13.2 V 工作溫度:-40°C ~ 150°C 安裝類型:表面貼裝 封裝/外殼:10-WFDFN 裸露焊盤 供應(yīng)商設(shè)備封裝:10-TDFN-EP(3x3) 包裝:管件