參數(shù)資料
型號: LC72358N
廠商: Sanyo Electric Co.,Ltd.
英文描述: Single-Chip PLL Microcontrollers(單片鎖相環(huán)微控制器)
中文描述: 單芯片微控制器鎖相環(huán)(單片鎖相環(huán)微控制器)
文件頁數(shù): 7/13頁
文件大?。?/td> 180K
代理商: LC72358N
Continued from preceding page.
No. 5065-7/13
LC72358N, 72362N, 72366
Continued on next page.
Pin No.
Symbol
I/O
I/O type
Function
76
73
31
75
74
72
71
V
SS
V
DD
V
DD
FMIN
AMIN
SUBPD
EO3
I
I
O
O
Input
Input
CMOS tristate
CMOS tristate
Power supply connections
FM VCO (local oscillator) input
This pin is selected by the PLL instruction CW1 (b1, b0 are ignored).
Capacitor coupling must be used for signal input.
Input is disabled when the HOLD pin is set low in the hold enable state.
Input is disabled in clock stop mode, during the power-on reset, and in the PLL stop state.
AM VCO (local oscillator) input
This pin is selected and the band set by the PLL instruction CW1 (b1, b0).
Capacitor coupling must be used for signal input.
Input is disabled when the HOLD pin is set low in the hold enable state.
Input is disabled in clock stop mode, during the power-on reset, and in the PLL stop state.
Sub-charge pump output
This pin, in combination with the main charge pump, allows the construction of a high-
speed locking circuit.
The DZC instruction controls the sub-charge pump.
This pin goes to the high-impedance state when the HOLD pin is set low in the hold enable
state.
This pin goes to the high-impedance state in clock stop mode, during the power-on reset,
and in the PLL stop state.
Second PLL charge pump output
This pin outputs a low level when the frequency generated by dividing the local oscillator
signal frequency by N is higher than the reference frequency, and a high level when that
frequency is lower.
This pin goes to the high-impedance state when the frequencies match. (Note that this
pin’s output logic is the opposite of that of the EO1 and EO2 pins.)
This pin goes to the high-impedance state when the HOLD pin is set low in the hold enable
state.
This pin goes to the high-impedance state in clock stop mode, during the power-on reset,
and in the PLL stop state.
b1
b0
Band
1
0
2 to 40 MHz (SW)
1
1
0.5 to 10 MHz (MW, LW)
b3
b2
Operation
0
0
High impedance
0
1
Only operates in the unlocked state (450 kHz)
1
0
Only operates in the unlocked state (900 kHz)
1
1
Normal operation
相關(guān)PDF資料
PDF描述
LC723661 CMOS IC Electronic tuning radio for car audio ETR Controllers
LC723740 ETR Microcontrollers(大容量電子調(diào)諧應(yīng)用的微控制器)
LC723781N CMOS IC Electronic tuning system for car audio ETR Microcontrollers
LC7265 Received Frequency Display for Radio Receivers(用于無線電接收器接收頻率的顯示)
LC7267 Digital Display of Clock/Receiving Frequency for Radio Set Applications(用于收音機(jī)時鐘/接收頻率數(shù)字顯示)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LC72362N 制造商:SANYO 制造商全稱:Sanyo Semicon Device 功能描述:Single-Chip PLL Microcontrollers
LC72362Y-9920N-E 制造商:ON Semiconductor 功能描述:
LC72362Y-9C64N-E 制造商:ON Semiconductor 功能描述:
LC72366 制造商:SANYO 制造商全稱:Sanyo Semicon Device 功能描述:Single-Chip PLL Microcontrollers
LC723661 制造商:SANYO 制造商全稱:Sanyo Semicon Device 功能描述:CMOS IC Electronic tuning radio for car audio ETR Controllers