參數(shù)資料
型號(hào): ICS9248YF-175LF-T
元件分類: 時(shí)鐘產(chǎn)生/分配
英文描述: 133 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO48
封裝: 0.300 INCH, SSOP-48
文件頁(yè)數(shù): 3/13頁(yè)
文件大?。?/td> 355K
代理商: ICS9248YF-175LF-T
11
ICS9248-175
Advance Information
Third party brands and names are the property of their respective owners.
PD# Timing Diagram
The power down selection is used to put the part into a very low power state without turning off the power to the part. PD# is
an asynchronous active low input. This signal needs to be synchronized internal to the device prior to powering down the
clock synthesizer.
Internal clocks are not running after the device is put in power down. When PD# is active low all clocks need to be driven to
a low value and held prior to turning off the VCOs and crystal. The power up latency needs to be less than 3 mS. The power
down latency should be as short as possible but conforming to the sequence requirements shown below. CPU_STOP# is
considered to be a don't care during the power down operations. The REF and 48MHz clocks are expected to be stopped in the
LOW state as soon as possible. Due to the state of the internal logic, stopping and holding the REF clock outputs in the LOW
state may require more than one clock cycle to complete.
Notes:
1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9248-175 device).
2. As shown, the outputs Stop Low on the next falling edge after PD# goes low.
3. PD# is an asynchronous input and metastable conditions may exist. This signal is synchronized inside this part.
4. The shaded sections on the VCO and the Crystal signals indicate an active clock.
5. Diagrams shown with respect to 133MHz. Similar operation when CPU is 100MHz.
CPUCLKT
CPUCLKC
PCICLK
VCO
Crystal
PD#
相關(guān)PDF資料
PDF描述
ICS9248YF-179LF-T 166.66 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO48
ICS9248YF-179-T 166.66 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO48
ICS9248YF-179-T 166.66 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO48
ICS9248YF-189-T 133.33 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO48
ICS9248YF-195-T 140 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO48
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS9248YF-189-T 制造商:ICS 制造商全稱:ICS 功能描述:AMD - K7⑩ Clock Generator for Mobile System
ICS9248YF-195LF-T 制造商:ICS 制造商全稱:ICS 功能描述:Frequency Generator & Integrated Buffers for PENTIUM II/III & K6
ICS9248YF-199-T 制造商:ICS 制造商全稱:ICS 功能描述:Frequency Generator for SIS 735/740 with AMD K7 Processor
ICS9248YF-39 制造商:ICS 制造商全稱:ICS 功能描述:Frequency Generator & Integrated Buffers for PENTIUM/ProTM
ICS9248YF-64 制造商:ICS 制造商全稱:ICS 功能描述:AMD-K7TM System Clock Chip