參數(shù)資料
型號(hào): IBM13M64734CCA
廠商: IBM Microeletronics
英文描述: 64M x 72 2-Bank Registered/Buffered SDRAM Module(64M x 72 2組寄存/緩沖同步動(dòng)態(tài)RAM模塊)
中文描述: 64米× 72 2,銀行注冊/緩沖內(nèi)存模組(64米× 72 2組寄存/緩沖同步動(dòng)態(tài)內(nèi)存模塊)
文件頁數(shù): 7/20頁
文件大?。?/td> 867K
代理商: IBM13M64734CCA
IBM13M64734CCA
64M x 72 2-Bank Registered/Buffered SDRAM Module
09K3884.F38744
10/99
IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
Page 7 of 20
Serial Presence Detect (Part 1 of 2)
Byte #
Description
SPD Entry Value
Serial PD Data Entry
(Hexadecimal)
Notes
0
Number of Serial PD Bytes Written during Production
128
80
1
Total Number of Bytes in Serial PD device
256
08
2
Fundamental Memory Type
SDRAM
04
3
Number of Row Addresses on Assembly
12
0C
4
Number of Column Addresses on Assembly
11
0B
5
Number of DIMM Banks
2
02
6 - 7
Data Width of Assembly
x72
4800
8
Assembly Voltage Interface Levels
LVTTL
01
9
SDRAM Device Cycle Time (CL = 3)
10.0ns
A0
1, 2
10
SDRAM Device Access Time from Clock at CL=3
6.0ns
60
11
DIMM Configuration Type
ECC
02
12
Assembly Refresh Rate/Type
SR/1X(15.625us)
80
13
SDRAM Device Width
x4
04
14
Error Checking SDRAM Device Width
x4
04
15
SDRAM Device Attr: Min Clk Delay, Random Col Access
1 Clock
01
16
SDRAM Device Attributes: Burst Lengths Supported
1,2,4,8, Full Page
8F
17
SDRAM Device Attributes: Number of Device Banks
4
04
18
SDRAM Device Attributes: CAS Latency
2, 3
06
19
SDRAM Device Attributes: CS Latency
0
01
20
SDRAM Device Attributes: WE Latency
0
01
21
SDRAM Module Attributes
Registered/Buffered with
PLL
IF
22
SDRAM Device Attributes: General
Write-1/Read Burst, Pre-
charge All, Auto-Precharge
0E
23
Minimum Clock Cycle at CLX-1 (CL = 2)
-260
-360
10.0ns
15.0ns
A0
FO
1, 2
24
Maximum Data Access Time (t
AC
) from
Clock at CLX-1 (CL = 2)
-260
6.0ns
60
-360
9.0ns
90
25
Minimum Clock Cycle Time at CLX-2 (CL = 1)
N/A
00
26
Maximum Data Access Time (t
AC
) from Clock at CLX-2
(CL = 1)
N/A
00
27
Minimum Row Precharge Time (t
RP
)
20.0ns
14
28
Minimum Row Active to Row Active delay (t
RRD
)
20.0ns
14
1. In a registered DIMM, data is delayed an additional clock cycle due to the on-DIMM pipeline register (i.e., Device CL [clock cycles]
+ 1 = DIMM CAS latency).
2. Minimum application clock cycle time is 10ns (100MHz) for the -260 and -360.
3. cc = Checksum Data byte, 00-FF (Hex).
4. “R” = Alphanumeric revision code, A-Z, 0-9.
5. rr = ASCII coded revision code byte “R”.
6. ww = Binary coded decimal week code, 01-52 (Decimal)
01-34 (Hex).
7. yy = Binary coded decimal year code, 00-99 (Decimal)
00-63 (Hex).
8. ss = Serial number data byte, 00-FF (Hex).
相關(guān)PDF資料
PDF描述
IBM13M64734HCA 64M x 72 Two-Bank Registered SDRAM Module(64M x 72 2組帶寄存同步動(dòng)態(tài)RAM模塊)
IBM13M8734HCB 8M x 72 1 Bank Registered SDRAM Module with PLL(8M x 72 1組帶鎖相環(huán)的寄存同步動(dòng)態(tài)RAM模塊)
IBM13M8734HCC 8M x 72 1 Bank Registered/Buffered SDRAM Module(8M x 72 1組寄存/緩沖同步動(dòng)態(tài)RAM模塊)
IBM13M8734HCD 8M x 72 1 Bank Registered/Buffered SDRAM Module(8M x 72 1組寄存/緩沖同步動(dòng)態(tài)RAM模塊)
IBM13N16644HCB 16M x 64 Two-Bank Unbuffered SDRAM Module(16M x 64 2組不帶緩沖同步動(dòng)態(tài)RAM模塊)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IBM14H5481 制造商:AVED Memory Products 功能描述:
IBM14H5540 制造商:AVED MEMORY PRODUCTS 功能描述: 制造商:AVED Memory Products 功能描述:
IBM17R8251 制造商:AVED Memory Products 功能描述:
IBM17R8252 制造商:AVED Memory Products 功能描述:
IBM1805T 制造商:Schneider Electric 功能描述:IBM1805T