
DS21455/DS21458 Quad T1/E1/J1 Transceivers
117 of 270
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit 0/Receive Elastic Store Enable (RESE).
0 = elastic store is bypassed
1 = elastic store is enabled
Bit 1/Receive Elastic Store Minimum Delay Mode (RESMDM).
See the
Minimum Delay Mode
section for details.
0 = elastic stores operate at full two frame depth
1 = elastic stores operate at 32-bit depth
Bit 2/Receive Elastic Store Reset (RESR).
Setting this bit from a zero to a one forces the read and write pointers into
opposite frames, maximizing the delay through the receive elastic store. Should be toggled after RSYSCLK has been applied
and is stable. See the
Elastic Stores Initialization
section for details. Do not leave this bit set HIGH.
Bit 3/Receive Elastic Store Align (RESALGN).
Setting this bit from a zero to a one will force the receive elastic store’s
write/read pointers to a minimum separation of half a frame. No action will be taken if the pointer separation is already greater
or equal to half a frame. If pointer separation is less than half a frame, the command will be executed and the data will be
disrupted. Should be toggled after RSYSCLK has been applied and is stable. Must be cleared and set again for a subsequent
align. See the
Elastic Stores Initialization
section for details.
Bit 4/Transmit Elastic Store Enable (TESE).
0 = elastic store is bypassed
1 = elastic store is enabled
Bit 5/Transmit Elastic Store Minimum Delay Mode (TESMDM).
See the
Minimum Delay Mode
section for details.
0 = elastic stores operate at full two frame depth
1 = elastic stores operate at 32-bit depth
Bit 6/Transmit Elastic Store Reset (TESR).
Setting this bit from a zero to a one forces the read and write pointers into
opposite frames, maximizing the delay through the transmit elastic store. Transmit data is lost during the reset. Should be
toggled after TSYSCLK has been applied and is stable. See the
Elastic Stores Initialization
section for details. Do not leave
this bit set HIGH.
Bit 7/Transmit Elastic Store Align (TESALGN).
Setting this bit from a zero to a one will force the transmit elastic store’s
write/read pointers to a minimum separation of half a frame. No action will be taken if the pointer separation is already greater
or equal to half a frame. If pointer separation is less than half a frame, the command will be executed and the data will be
disrupted. Should be toggled after TSYSCLK has been applied and is stable. Must be cleared and set again for a subsequent
align. See the
Elastic Stores Initialization
section for details.
ESCR
Elastic Store Control Register
4Fh
7
6
5
4
3
2
1
0
TESALGN
0
TESR
0
TESMDM
0
TESE
0
RESALGN
0
RESR
0
RESMDM
0
RESE
0