參數(shù)資料
型號(hào): CYNSE70128
英文描述: Network Processing
中文描述: 網(wǎng)絡(luò)處理
文件頁(yè)數(shù): 14/126頁(yè)
文件大?。?/td> 3302K
代理商: CYNSE70128
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)當(dāng)前第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)
CYNSE70032
Document #: 38-02042 Rev. *E
Page 14 of 126
7.2
The device contains sixteen 68-bit global mask registers (eight pairs) dynamically selected in every Search operation to select
the search subfield. The addressing of these registers is explained in
Figure 7-2
. The three-bit GMR Index supplied on the CMD
bus can apply eight pairs of global masks during the Search and Write operations, as shown below.
Note
. In 68-bit Search and
Write operations, the host ASIC must program both the even and odd mask registers with the same values.
Index
135
Mask Registers
Each mask bit in the GMRs is used during Search and Write operations. In Search operations, setting the mask bit to 1 enables
compares; setting the mask bit to 0 disables compares (forced match) at the corresponding bit position. In Write operations to
the data or mask array, setting the mask bit to 1 enables writes; setting the mask bit to 0 disables writes at the corresponding bit
position.
7.3
The device contains eight SSRs to hold the index of the location where a successful search occurred. The format of each register
is described in
Table 7-2
. The Search command specifies which SSR stores the index of a specific Search command in cycle B
of the Search instruction. Subsequently, the host ASIC can use this register to access that data array, mask array, or external
SRAM using the index as part of the indirect access address (see
Table 7-2
and
Table 8-1
). The device with a valid bit set performs
a Read or Write operation. All other devices suppress the operation.
Search Successful Registers (SSR[0:7])
8.0
Command Register
Table 8-1
describes the command register fields.
Table 7-2. Search Successful Register Description
Field
Range
Initial Value
INDEX
[13:0]
Description
X
Index
. This is the address of the 68-bit entry where a successful Search occurs. The device
updates this field only when the Search is successful. If a hit occurs in a 136-bit entry-size
quadrant, the least significant bit (LSB) is 0. If a hit occurs in a 272-bit entry-size quadrant,
the two LSBs are 00. This index updates if the device is either a local or global winner in
a Search operation.
Reserved
.
Valid
. During a Search operation in a depth-cascaded configuration, the device that is a
global winner in a match sets this bit to 1. It updates only when the device is a global winner
in a Search operation.
Reserved
.
[30:14]
[31]
0
0
VALID
[67:32]
0
Table 8-1. Command Register Description
Field
Range
SRST
[0]
Initial Value
0
Description
Software Reset
. If 1, this bit resets the device with the same effect as a hardware reset.
Internally, it generates a reset pulse lasting for eight CLK cycles. This bit automatically
resets to 0 after the reset has completed.
Device Enable
. If 0, it keeps the SRAM bus (SADR, WE_L, CE_L, OE_L, and ALE_L),
SSF, and SSV signals in a three-state condition and forces the cascade interface output
signals LHO[1:0] and BHO[2:0] to 0. It also keeps the DQ bus in input mode. The purpose
of this bit is to make sure that there are no bus contentions when the devices power up
in the system.
DEVE
[1]
0
0
1
2
3
4
5
6
7
0
2
4
6
8
1
3
5
7
9
11
13
15
10
12
14
68
68
Search and Write Command Global Mask Selection
Figure 7-2. Addressing the Global Mask Register Array
0
相關(guān)PDF資料
PDF描述
CYNSE70256 Network Processing
CZET101 Clock Driver
CZEU101 Quad Peripheral Driver
CZEZ101 Triple Peripheral Driver
CZSP103 Voltage Reference
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CYNSE70128-83BGC 制造商:Cypress Semiconductor 功能描述:NETWORK SEARCH ENGINE 388BGA - Trays
CYNSE70128-83BGI 制造商:Cypress Semiconductor 功能描述:NETWORK SEARCH ENGINE 388BGA - Trays
CYNSE70129HV-200BGC 制造商:Cypress Semiconductor 功能描述:
CYNSE70131-250BBC 制造商:Cypress Semiconductor 功能描述:
CYNSE70131A-250BBC 制造商:Cypress Semiconductor 功能描述: