參數(shù)資料
型號(hào): CY7C09579V
廠商: Cypress Semiconductor Corp.
英文描述: 3.3V 32K x 36 FLEx36 Synchronous Dual-Port Static RAM(3.3V 32K x 36 同步雙端口靜態(tài) RAM)
中文描述: 3.3 32K的× 36 FLEx36同步雙端口靜態(tài)RAM(3.3 32K的× 36同步雙端口靜態(tài)RAM)的
文件頁(yè)數(shù): 25/30頁(yè)
文件大?。?/td> 1059K
代理商: CY7C09579V
CY7C09569V
CY7C09579V
Document #: 38-06054 Rev. *B
Page 25 of 30
Counter Operation
The CY7C09569V/09579V Dual-Port RAM (DPRAM) contains
on-chip address counters (one for each port) for the
synchronous members of the product family. Besides the main
x36 format, the right port allows bus matching (x18 or x9, user-
selectable). An internal sub-counter provides the extra
addresses required to sequence out the 36-bit word in 18-bit
or 9-bit increments. The sub-counter counts up in the “Little
Endian” mode, and counts down if the user has chosen the
“Big Endian” mode. The address counter is required to be in
increment mode in order for the sub-counter to sequence out
the second word (in x18 mode) or the remaining three bytes
(in x9 mode).
For a x36 format (the only active format on the left port), each
address counter in the CY7C09579V uses addresses (A
0–14
).
For the right port (allowing for the bus-matching feature), a
maximum of two address bits (out of a 2-bit sub-counter) are
added.
1. ADS
L/R
(pin #23/86) is a port's address strobe, allowing the
loading of that port's burst counters if the corresponding
CNTEN
L/R
pin is active as well.
2. CNTEN
L/R
(pin #25/84) is a port's count enable, provided
to stall the operation of the address input and utilize the
internal address generated by the internal counter for fast
interleaved memory applications; when asserted, the
address counter will increment on each positive transition
of that port's clock signal.
3. CNTRST
L/R
(pin #24/85) is a port's burst counter reset.
A new read-back (Hold+Read Mode) feature has been added,
which is different between the left and right port due to the bus
matching feature provided only for the right port. In read-back
mode the internal address of the counter will be read from the
data I/Os as shown in
Figure 1
.
Bus Match Operation
The right port of the CY7C09569V/09579V 16K/32Kx36 dual-
port SRAM can be configured in a 36-bit long-word, 18-bit
word, or 9-bit byte format for data I/O. The data lines are
divided into four lanes, each consisting of 9 bits (byte-size data
lines).
The Bus Match Select (BM) pin works with Bus Size Select
(SIZE) and Big Endian Select (BE) to select the bus width
(long-word, word, or byte) and data sequencing arrangement
for the right port of the dual-port device. A logic “0” applied to
both the Bus Match Select (BM) pin and to the Bus Size Select
(SIZE) pin will select long-word (36-bit) operation. A logic “1”
level applied to the Bus Match Select (BM) pin will enable
whether byte or word bus width operation on the right port I/Os
depending on the logic level applied to the SIZE pin. The level
of Bus Match Select (BM) must be static throughout normal
device operation.
The Bus Size Select (SIZE) pin selects either a byte or word
data arrangement on the right port when the Bus Match Select
(BM) pin is HIGH. A logic “1” on the SIZE pin when the BM pin
is HIGH selects a byte bus (9-bit) data arrangement. A logic
“0” on the SIZE pin when the BM pin is HIGH selects a word
bus (18-bit) data arrangement. The level of the Bus Size Select
(SIZE) must also be static throughout normal device operation.
The Big Endian Select (BE) pin is a multiple-function pin during
word or byte bus selection (BM = 1). BE is used in Big Endian
Select mode to determine the order by which bytes (or words)
of data are transferred through the right data port. A logic “0”
on the BE pin will select Little Endian data sequencing
arrangement and a logic “1” on the BE pin will select a Big
Endian data sequencing arrangement. Under these circum-
stances, the level on the BE pin should be static throughout
dual-port operation.
Long-Word (36-bit) Operation
Bus Match Select (BM) and Bus Size Select (SIZE) set to a
logic “0” will enable standard cycle long-word (36-bit)
operation. In this mode, the right port’s I/O operates essentially
in an identical fashion to the left port of the dual-port SRAM.
However no Byte Select control is available. All 36 bits of the
long-word are shifted into and out of the right port’s I/O buffer
stages. All read and write timing parameters may be identical
with respect to the two data ports. When the right port is
configured for a long-word size, Big- Endian Select (BE) pin
has no application and their inputs are “Don’t Care”
[45]
for the
external user.
Address
CNTRST
CNTEN
CY7C09569V
CY7C09579V
RAM
ARRAY
C
I/O’s
______________
_______
A
Figure 1. Counter Operation Diagram
9
/
9
/
BE
CY7C09569V
CY7C09579V
16K/32Kx36
Dual Port
BM SIZE
9
/
9
/
x9, x18, x36
/
B
x36
/
Figure 2. Bus Match Operation Diagram
Note:
45.Even though a logic level applied to a “Don’t Care” input will not change the logical operation of the dual-port, inputs that are temporarily a “Don’t Care” (along
with unused inputs) must not be allowed to float. They must be forced either HIGH or LOW.
相關(guān)PDF資料
PDF描述
CY7C1018CV33-12VC 128K x 8 Static RAM
CY7C1018CV33-15VC 128K x 8 Static RAM
CY7C1018CV33-8VC 128K x 8 Static RAM
CY7C1020CV33-10ZC 32K x 16 Static RAM
CY7C1020-12ZC 32K x 16 Static RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY7C09579V-100AC 制造商:Cypress Semiconductor 功能描述:
CY7C09579V-100AXC 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.3V 32Kx36 COM SYNC DUAL PORT 靜態(tài)隨機(jī)存取存儲(chǔ)器 RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C09579V-100BBC 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 3.3V 32Kx36 COM SYNC DUAL PORT 靜態(tài)隨機(jī)存取存儲(chǔ)器 RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CY7C09579V-67AC 制造商:Cypress Semiconductor 功能描述:SRAM Chip Sync Dual 3.3V 1.125M-Bit 32K x 36 20ns/8ns 144-Pin TQFP
CY7C09579V-83AC 功能描述:IC SRAM 1MB SYNC 144-TQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 格式 - 存儲(chǔ)器:EEPROMs - 串行 存儲(chǔ)器類(lèi)型:EEPROM 存儲(chǔ)容量:4K (512 x 8) 速度:400kHz 接口:I²C,2 線串口 電源電壓:2.7 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:8-MFP 包裝:帶卷 (TR)