參數(shù)資料
型號(hào): CS8420-DSZ
廠商: Cirrus Logic Inc
文件頁(yè)數(shù): 82/94頁(yè)
文件大?。?/td> 0K
描述: IC CONV S/R DGTL AUDIO 28-SOIC
標(biāo)準(zhǔn)包裝: 27
類(lèi)型: 采樣率轉(zhuǎn)換器
應(yīng)用: 數(shù)字音頻
安裝類(lèi)型: 表面貼裝
封裝/外殼: 28-SOIC(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 28-SOIC
包裝: 管件
產(chǎn)品目錄頁(yè)面: 759 (CN2011-ZH PDF)
其它名稱(chēng): 598-1729
DS245F4
83
CS8420
.
15.1.2
Reserving the First 5 Bytes in the E Buffer
D-to-E buffer transfers periodically overwrite the data stored in the E buffer. This can be a problem for
users who want to transmit certain channel status settings which are different from the incoming settings.
In this case, the user would have to superimpose his settings on the E buffer after every D-to-E overwrite.
To avoid this problem, the CS8420 has the capability of reserving the first 5 bytes of the E buffer for user
writes only. When this capability is in use, internal D-to-E buffer transfers will NOT affect the first 5 bytes
of the E buffer. Therefore, the user can set values in these first 5 E bytes once, and the settings will persist
until the next user change. This mode is enabled via the Channel Status Data Buffer Control register.
15.1.3
Serial Copy Management System (SCMS)
In Software mode, the CS8420 allows read/modify/write access to all the channel status bits. For Con-
sumer mode SCMS compliance, the host microcontroller needs to read and manipulate the Category
Code, Copy bit and L bit appropriately.
In Hardware mode, the SCMS protocol can be followed by either using the COPY and ORIG input pins,
or by using the C bit serial input pin. These options are documented in the Hardware mode section of this
15.1.4
Channel Status Data E Buffer Access
The E buffer is organized as 24 x 16-bit words. For each word the MS Byte is the A channel data, and the
LS Byte is the B channel data (see Figure 37).
There are two methods of accessing this memory, known as one-byte mode and two-byte mode. The de-
sired mode is selected via a control register bit.
E to Finterrupt occurs
Optionally set E to F inhibit
Clear D to E inhibit
If set, clear E to F inhibit
Return
Set D to E inhibit
Write E data
Wait for E to F transfer
Figure 40. Flowchart for Writing the E Buffer
相關(guān)PDF資料
PDF描述
CS8421-CNZ IC SAMPLE RATE CONVERTER 20QFN
CS8427-DZZ IC TXRX DGTL AUDIO 96KHZ 28TSSOP
CY28329ZXC IC CLOCK CK408B PLUMAS 56SSOP
CY28346OXC IC CLOCK DIFF OUT CK408 56SSOP
CY28346ZI-2 IC CLOCK DIFF OUT CK408 56TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CS8420-DSZR 功能描述:音頻 DSP IC Digital Audio Sample Rate Convertr RoHS:否 制造商:Texas Instruments 工作電源電壓: 電源電流: 工作溫度范圍: 安裝風(fēng)格: 封裝 / 箱體: 封裝:Tube
CS8421 制造商:CIRRUS 制造商全稱(chēng):Cirrus Logic 功能描述:32-bit, 192-kHz Asynchronous Sample Rate Converter
CS8421_06 制造商:CIRRUS 制造商全稱(chēng):Cirrus Logic 功能描述:32-bit, 192 kHz Asynchronous Sample Rate Converter
CS8421_09 制造商:CIRRUS 制造商全稱(chēng):Cirrus Logic 功能描述:32-bit, 192 kHz Asynchronous Sample Rate Converter
CS8421_10 制造商:CIRRUS 制造商全稱(chēng):Cirrus Logic 功能描述:32-bit, 192-kHz Asynchronous Sample Rate Converter