參數(shù)資料
型號(hào): AD1954YSTZ
廠商: Analog Devices Inc
文件頁數(shù): 22/36頁
文件大?。?/td> 0K
描述: IC DAC AUDIO 3CHAN 26BIT 48LQFP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 1
系列: SigmaDSP®
位數(shù): 26
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 3
電壓電源: 模擬和數(shù)字
功率耗散(最大): 510mW
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應(yīng)商設(shè)備封裝: 48-LQFP(7x7)
包裝: 托盤
輸出數(shù)目和類型: 6 電壓,單極
采樣率(每秒): 48k
AD1954
–29–
SERIAL DATA INPUT PORT
The AD1954’s flexible serial data input port accepts data in twos
complement, MSB first format.The left channel data field always
precedes the right channel data field.The serial mode is set by
using mode select bits in the SPI control register. In all modes
except for the right-justified mode, the serial port will accept an
arbitrary number of bits up to a limit of 24 (extra bits will not
cause an error, but they will be truncated internally). In the right-
justified mode, SPI control register bits are used to set the word
length to 16 bits, 20 bits, or 24 bits.The default on power-up is
24-bit mode. Proper operation of the right-justified mode requires
exactly 64 BCLKs per audio frame.
Serial Data Input Modes
Figure 20 shows the serial input modes. For the left-justified
mode, LRCLK is high for the left channel and low for the right
channel. Data is sampled on the rising edge of BCLK.The MSB
is left-justified to an LRCLK transition, with no MSB delay.The
left-justified mode can accept any word length up to 24 bits.
In I2S mode, LRCLK is low for the left channel and high for
the right channel. Data is valid on the rising edge of BCLK.The
MSB is left-justified to an LRCLK transition but with a single
BCLK period delay.The I2S mode can be used to accept any
number of bits up to 24.
In right-justified mode, LRCLK is high for the left channel and low
for the right channel. Data is sampled on the rising edge of BCLK.
The start of data is delayed from the LRCLK edge by 16 BCLK,
12 BCLK, or 8 BCLK intervals, depending on the selected word
length.The default word length is 24 bits; other word lengths are set
by writing to Bits 1 and 0 of Control Register 1. In right-justified
mode, it is assumed that there are 64 BCLKs per frame.
For the DSP serial port mode, LRCLK must pulse high for at
least one bit clock period before the MSB of the left channel
is valid, and LRCLK must pulse high again for at least one bit
clock period before the MSB of the right channel is valid. Data is
sampled on the falling edge of BCLK.The DSP serial port mode
can be used with any word length up to 24 bits. In this mode,
it is the responsibility of the DSP to ensure that the left data is
transmitted with the first LRCLK pulse and that synchronism is
maintained from that point forward.
DIGITAL CONTROL PINS
Mute
The AD1954 offers two methods of muting the analog output.
By asserting the mute signal high, the left, right, and subchan-
nels are muted. As an alternative, the user can assert the mute
bit in the serial control register high. The AD1954 has been
designed to minimize pops and clicks when muting and unmut-
ing the device by automatically ramping the gain up or down.
When the device is unmuted, the volume returns to the value
set in the volume register.
De-emphasis
The AD1954 has a built-in de-emphasis filter that can be used to
decode CDs that have been encoded with the standard redbook
50 s/15 s emphasis response curve.This feature may be acti-
vated by the pin or by an SPI write to the control register.When
activating with the pin, only the 44.1 kHz sample rate curve is
available.When using the SPI port, curves for 44.1 kHz, 32 kHz,
and 48 kHz are supported.
RIGHT CHANNEL
LEFT CHANNEL
LRCLK
BCLK
SDATA
LSB
LEFT CHANNEL
RIGHT CHANNEL
LRCLK
BCLK
SDATA
LRCLK
BCLK
SDATA
LRCLK
BCLK
SDATA
1/
fS
DSP MODE – 16 BITS TO 24 BITS PER CHANNEL
NOTES
1. DSP MODE DOESN’T IDENTIFY CHANNEL.
2. LRCLK NORMALLY OPERATES AT
fS EXCEPT DSP MODE, WHICH IS 2 fS.
3. BCLK FREQUENCY IS NORMALLY 64 LRCLK BUT MAY BE OPERATED IN BURST MODE.
MSB
LEFT-JUSTIFIED MODE – 16 BITS TO 24 BITS PER CHANNEL
I2S MODE – 16 BITS TO 24 BITS PER CHANNEL
RIGHT-JUSTIFIED MODE – SELECT NUMBER OF BITS PER CHANNEL
Figure 20. Serial Input Modes
REV. A
相關(guān)PDF資料
PDF描述
MS27508E18B11A CONN HSG RCPT 11POS BOX MNT PIN
VI-BVX-MY-F1 CONVERTER MOD DC/DC 5.2V 50W
VI-JWH-MZ-F3 CONVERTER MOD DC/DC 52V 25W
VI-B7N-MY-F3 CONVERTER MOD DC/DC 18.5V 50W
MS27497T12F35SBLC CONN HSG RCPT 22POS WALL MT SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD1954YSTZRL 功能描述:IC DAC AUDIO 3CHAN 26BIT 48LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:SigmaDSP® 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD1954YSZ 制造商:Analog Devices 功能描述:DAC 3-CH Delta-Sigma 24-bit 44-Pin MQFP
AD1955 制造商:AD 制造商全稱:Analog Devices 功能描述:High Performance Multibit DAC with SACD Playback
AD1955ARS 制造商:Rochester Electronics LLC 功能描述:24 BIT 192KHZ DAC 123 DB DNR WITH SACD - Bulk 制造商:Analog Devices 功能描述:IC DAC 24-BIT
AD1955ARSRL 制造商:Analog Devices 功能描述:DAC 2-CH Delta-Sigma 24-bit 28-Pin SSOP T/R 制造商:Rochester Electronics LLC 功能描述:24 BIT 192KHZ DAC 123 DB DNR WITH SACD - Bulk