Switching Characteristics
Page 25
Arria V GZ Device Datasheet
February 2014
Altera Corporation
Cycle-to-cycle Jitter for a dedicated clock output in
integer PLL (fOUT ≥ 100 MHz)
—
175
ps (p-p)
Cycle-to-cycle Jitter for a dedicated clock output in
integer PLL (fOUT < 100 MHz)
—
17.5
mUI (p-p)
Cycle-to-cycle Jitter for a dedicated clock output in
fractional PLL (fOUT ≥ 100 MHz)
——
ps (p-p)
Cycle-to-cycle Jitter for a dedicated clock output in
fractional PLL (fOUT < 100 MHz)
——
mUI (p-p)
Period Jitter for a clock output on a regular I/O in
integer PLL (fOUT ≥ 100 MHz)
—
600
ps (p-p)
Period Jitter for a clock output on a regular I/O in
integer PLL (fOUT < 100 MHz)
—
60
mUI (p-p)
Period Jitter for a clock output on a regular I/O in
fractional PLL (fOUT ≥ 100 MHz)
—
600
ps (p-p)
Period Jitter for a clock output on a regular I/O in
fractional PLL (fOUT < 100 MHz)
—
60
mUI (p-p)
Cycle-to-cycle Jitter for a clock output on a regular
I/O in integer PLL (fOUT ≥ 100 MHz)
—
600
ps (p-p)
Cycle-to-cycle Jitter for a clock output on a regular
I/O in integer PLL (fOUT < 100 MHz)
—
60
mUI (p-p)
Cycle-to-cycle Jitter for a clock output on a regular
I/O in fractional PLL (fOUT ≥ 100 MHz)
—
600
ps (p-p)
Cycle-to-cycle Jitter for a clock output on a regular
I/O in fractional PLL (fOUT < 100 MHz)
—
60
mUI (p-p)
tCASC_OUTPJ_DC
Period Jitter for a dedicated clock output in cascaded
PLLs (fOUT ≥ 100 MHz)
—
175
ps (p-p)
Period Jitter for a dedicated clock output in cascaded
PLLS (fOUT < 100 MHz)
—
17.5
mUI (p-p)
dKBIT
Bit number of Delta Sigma Modulator (DSM)
8
24
32
Bits
kVALUE
Numerator of Fraction
128
8388608
2147483648
—
Table 28. PLL Specifications for Arria V GZ Devices (Part 2 of 3)
Symbol
Parameter
Min
Typ
Max
Unit