參數(shù)資料
型號(hào): WM8773
廠商: Wolfson Microelectronics
元件分類: ADC
英文描述: 24-bit, 96kHz ADC with 8 Channel I/P Multiplexer
中文描述: 24位,96kHz的ADC,具有8通道I /頁復(fù)用器
文件頁數(shù): 12/30頁
文件大小: 270K
代理商: WM8773
WM8773
Product Preview
PP Rev 1.0 June 2002
12
DEVICE DESCRIPTION
INTRODUCTION
WM8773 is a complete stereo audio ADC with 8-channel multiplexed input.
The input multiplexor to the ADC is configured to allow large signal levels to be input to the ADC,
using external resistors to reduce the amplitude of larger signals to within the normal operating range
of the ADC. The ADC input PGA also allows input signals to be gained up to +19dB and attenuated
down to -12dB. This allows the user maximum flexibility in the use of the ADC.
Analogue record monitor outputs are also available, to allow stereo analogue signals from any of the
8 stereo inputs to be sent to sent to one of the two stereo outputs. This allows the user to monitor
the signal that is being digitised either prior to the input programmable gain amplifier (PGA) or after
gain has been applied. It is intended that the RECL/R outputs are only used to drive a high
impedance buffer.
The Audio Interface may be configured to operate in either master or slave mode. In Slave mode
ADCLRC and BCLK are both inputs. In Master mode ADCLRC and BCLK are all outputs.
Control of internal functionality of the device is by 3-wire serial control interface. The control interface
may be asynchronous to the audio data interface as control data will be re-synchronised to the audio
processing internally. CE, CL, DI and RESETB are 5V tolerant with TTL input thresholds, allowing
the WM8773 to used with DVDD = 3.3V and be controlled by a controller with 5V output.
Operation using system clock of 256fs, 384fs, 512fs or 768fs is provided. In Slave mode selection
between clock rates is automatically controlled. In master mode the master clock to sample rate ratio
is set by control bit ADCRATE. Sample rates (fs) from less than 8ks/s up to 96ks/s are allowed,
provided the appropriate system clock is input.
The audio data interface supports right, left and I
2
S interface formats along with a highly flexible DSP
serial port interface.
AUDIO DATA SAMPLING RATES
In a typical digital audio system there is only one central clock source producing a reference clock to
which all audio data processing is synchronised. This clock is often referred to as the audio system
s
Master Clock. The external master system clock can be applied directly through the MCLK input pin
with no software configuration necessary. In a system where there are a number of possible sources
for the reference clock it is recommended that the clock source with the lowest jitter be used to
optimise the performance of the ADC.
The master clock for WM8773 supports ADC audio sampling rates from 256fs to 768fs, where fs is
the audio sampling frequency (ADCLRC) typically 32kHz, 44.1kHz, 48kHz or 96kHz. The master
clock is used to operate the digital filters and the noise shaping circuits.
In Slave mode the WM8773 has a master detection circuit that automatically determines the
relationship between the master clock frequency and the sampling rate (to within +/- 32 system
clocks). If there is a greater than 32 clocks error the interface is disabled and maintains the output
level at the last sample. The master clock must be synchronised with ADCLRC, although the
WM8773 is tolerant of phase variations or jitter on this clock. Table 5 shows the typical master clock
frequency inputs for the WM8773.
The signal processing for the WM8773 typically operates at an oversampling rate of 128fs for the
ADC. For ADC operation at 96kHz, it is recommended that the user set the ADCOSR bit. This
changes the ADC signal processing oversample rate to 64fs.
System Clock Frequency (MHz)
SAMPLING
RATE
(ADCLRC)
256fs
384fs
512fs
768fs
32kHz
44.1kHz
48kHz
Table 5 System Clock Frequencies Versus Sampling Rate
8.192
11.2896
12.288
12.288
16.9340
18.432
16.384
22.5792
24.576
24.576
33.8688
36.864
相關(guān)PDF資料
PDF描述
WM8782 24-Bit, 192kHz Stereo ADC
WM8782SEDS 24-Bit, 192kHz Stereo ADC
WM8951LGEFL STEREO ADC WITH MICROPHONE INPUT AND CLOCK GENERATOR
WM8951L STEREO ADC WITH MICROPHONE INPUT AND CLOCK GENERATOR
WM9703 TVS UNIDIRECT 400W 22V SMA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
WM8774 制造商:WOLFSON 制造商全稱:WOLFSON 功能描述:24 - bit, 192kHz 8 - Channel Input Stereo Codec
WM8774IFT 制造商:WOLFSON 制造商全稱:WOLFSON 功能描述:24 - bit, 192kHz 8 - Channel Input Stereo Codec
WM8774IFV 制造商:WOLFSON 制造商全稱:WOLFSON 功能描述:24 - bit, 192kHz 8 - Channel Input Stereo Codec
WM8775 制造商:WOLFSON 制造商全稱:WOLFSON 功能描述:24-bit, 96kHz ADC with 4 Channel I/P Multiplexer
WM8775_06 制造商:WOLFSON 制造商全稱:WOLFSON 功能描述:24-bit, 96kHz ADC with 4 Channel I/P Multiplexer