參數(shù)資料
型號(hào): W9412G6IH-6I
廠(chǎng)商: WINBOND ELECTRONICS CORP
元件分類(lèi): DRAM
英文描述: 8M X 16 DDR DRAM, 0.7 ns, PDSO66
封裝: 0.400 INCH, ROHS COMPLIANT, TSOP2-66
文件頁(yè)數(shù): 2/53頁(yè)
文件大小: 825K
代理商: W9412G6IH-6I
W9412G6IH
Publication Release Date: Sep. 16, 2009
- 10 -
Revision A06
7.2 Command Function
7.2.1
Bank Activate Command
( RAS = “L”, CAS = “H”, WE = “H”, BA0, BA1 = Bank, A0 to A11 = Row Address)
The Bank Activate command activates the bank designated by the BA (Bank address) signal. Row
addresses are latched on A0 to A11 when this command is issued and the cell data is read out of
the sense amplifiers. The maximum time that each bank can be held in the active state is specified
as tRAS (max). After this command is issued, Read or Write operation can be executed.
7.2.2
Bank Precharge Command
( RAS = “L”, CAS = “H”, WE = “L”, BA0, BA1 = Bank, A10 = “L”, A0 to A9, A11 = Don’t Care)
The Bank Precharge command percharges the bank designated by BA. The precharged bank is
switched from the active state to the idle state.
7.2.3
Precharge All Command
( RAS = “L”, CAS = “H”, WE = “L”, BA0, BA1 = Don’t Care, A10 = “H”, A0 to A9, A11 = Don’t
Care)
The Precharge All command precharges all banks simultaneously. Then all banks are switched to
the idle state.
7.2.4
Write Command
( RAS = “H”, CAS = “L”, WE = “L”, BA0, BA1 = Bank, A10 = “L”, A0 to A8 = Column Address)
The write command performs a Write operation to the bank designated by BA. The write data are
latched at both edges of DQS. The length of the write data (Burst Length) and column access
sequence (Addressing Mode) must be in the Mode Register at power-up prior to the Write
operation.
7.2.5
Write with Auto-precharge Command
( RAS = “H”, CAS = “L”, WE = “L”, BA0, BA1 = Bank, A10 = “H”, A0 to A8 = Column Address)
The Write with Auto-precharge command performs the Precharge operation automatically after the
Write operation. This command must not be interrupted by any other commands.
7.2.6
Read Command
( RAS = “H”, CAS = “L”, WE = “H”, BA0, BA1 = Bank, A10 = “L”, A0 to A8 = Column Address)
The Read command performs a Read operation to the bank designated by BA. The read data are
synchronized with both edges of DQS. The length of read data (Burst Length), Addressing Mode
and CAS Latency (access time from CAS command in a clock cycle) must be programmed in the
Mode Register at power-up prior to the Read operation.
7.2.7
Read with Auto-precharge Command
( RAS = “H”, CAS = ”L”, WE = ”H”, BA0, BA1 = Bank, A10 = ”H”, A0 to A8 = Column Address)
The Read with Auto-precharge command automatically performs the Precharge operation after the
Read operation.
相關(guān)PDF資料
PDF描述
WS512K32L-15G2LQ 512K X 32 MULTI DEVICE SRAM MODULE, 15 ns, CQFP68
WS512K32L-15G2UI 512K X 32 MULTI DEVICE SRAM MODULE, 15 ns, CQFP68
WS512K32L-20H1Q 512K X 32 MULTI DEVICE SRAM MODULE, 20 ns, CPGA66
WS512K32L-17H1Q 512K X 32 MULTI DEVICE SRAM MODULE, 17 ns, CPGA66
WS512K32L-15G4TIA 512K X 32 MULTI DEVICE SRAM MODULE, 15 ns, CQFP68
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W9412G6JH 制造商:WINBOND 制造商全稱(chēng):Winbond 功能描述:2M ? 4 BANKS ? 16 BITS DDR SDRAM
W9412G6JH-4 制造商:Winbond Electronics Corp 功能描述:8*16B DDR1 制造商:Winbond Electronics Corp 功能描述:IC DDR SDRAM 128M 250MHZ 66TSOP
W9412G6JH-5 制造商:Winbond Electronics Corp 功能描述:DRAM Chip DDR SDRAM 128M-Bit 8Mx16 2.5V 66-Pin TSOP 制造商:Winbond Electronics Corp 功能描述:128M BIT DDR1
W9412G6JH-5I 功能描述:IC DDR SDRAM 128MBIT 66TSOPII RoHS:是 類(lèi)別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 標(biāo)準(zhǔn)包裝:72 系列:- 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類(lèi)型:SRAM - 同步 存儲(chǔ)容量:4.5M(256K x 18) 速度:133MHz 接口:并聯(lián) 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 封裝/外殼:100-LQFP 供應(yīng)商設(shè)備封裝:100-TQFP(14x20) 包裝:托盤(pán)
W9412G6JH-5TR 制造商:Winbond Electronics Corp 功能描述:128M DDR SDRAM X16 200MHZ, 65N