![](http://datasheet.mmic.net.cn/330000/PM7347_datasheet_16444392/PM7347_119.png)
S/UNI-JET Data Sheet
Released
Proprietary and Confidential to PMC-Sierra, Inc., and for its Customers’ Internal Use
Document ID: PMC-1990267, Issue 3
119
Register 31AH: PMON Parity Error Event Count LSB
Bit
Type
Function
Default
Bit 7
R
PERR[7]
X
Bit 6
R
PERR[6]
X
Bit 5
R
PERR[5]
X
Bit 4
R
PERR[4]
X
Bit 3
R
PERR[3]
X
Bit 2
R
PERR[2]
X
Bit 1
R
PERR[1]
X
Bit 0
R
PERR[0]
X
Register 31BH: PMON Parity Error Event Count MSB
Bit
Type
Function
Default
Bit 7
R
PERR[15]
X
Bit 6
R
PERR[14]
X
Bit 5
R
PERR[13]
X
Bit 4
R
PERR[12]
X
Bit 3
R
PERR[11]
X
Bit 2
R
PERR[10]
X
Bit 1
R
PERR[9]
X
Bit 0
R
PERR[8]
X
PERR[15:0]
PERR[15:0] represents the number of DS3 P-bit errors, the number of E3 G.832 BIP-8 errors
or the number of J2 CRC-5 errors that have been detected since the last time the parity error
counter was polled.
The counter (and all other counters in the PMON) is polled by writing to any of the PMON
register addresses (314H to 31FH) or to the S/UNI-JET Identification, Master Reset, and
Global Monitor Update Register (006H). Such a write transfers the internally accumulated
count to the PERR Error Count Registers and simultaneously resets the internal counter to
begin a new cycle of error accumulation. This transfer and reset is carried out in a manner
that coincident events are not lost. The transfer takes 255 RCLK cycles to complete in DS3
mode and three RCLK cycles to complete in E3 and J2 mode.
This counter is paused when the corresponding framer has lost frame alignment.