參數(shù)資料
型號(hào): MPC9608FAR2
廠(chǎng)商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類(lèi): 時(shí)鐘及定時(shí)
英文描述: 9608 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
封裝: 7 X 7 MM, LQFP-32
文件頁(yè)數(shù): 9/12頁(yè)
文件大?。?/td> 239K
代理商: MPC9608FAR2
MPC9608
6
TIMING SOLUTIONS
APPLICATIONS INFORMATION
Power Supply Filtering
The MPC9608 is a mixed analog/digital product. Its analog
circuitry is naturally susceptible to random noise, especially if
this noise is seen on the power supply pins. Random noise on
the VCCA (PLL) power supply impacts the device characteris-
tics, for instance I/O jitter. The MPC9608 provides separate
power supplies for the output buffers (VCC) and the
phase-locked loop (VCCA) of the device. The purpose of this de-
sign technique is to isolate the high switching noise digital out-
puts from the relatively sensitive internal analog phase-locked
loop. In a digital system environment where it is more difficult to
minimize noise on the power supplies a second level of isolation
may be required. The simple but effective form of isolation is a
power supply filter on the VCCA pin for the MPC9608. Figure 3
illustrates a typical power supply filter scheme. The MPC9608
frequency and phase stability is most susceptible to noise with
spectral content in the 100 kHz to 20 MHz range. Therefore the
filter should be designed to target this range. The key parame-
ter that needs to be met in the final filter design is the DC volt-
age drop across the series filter resistor RF. From the data
sheet the ICCA current (the current sourced through the VCCA
pin) is typically 4 mA (8 mA maximum), assuming that a mini-
mum of 3.125 V must be maintained on the VCCA pin. The re-
sistor RF shown in Figure 3 “VCCA Power Supply Filter” must
have a resistance of 9 10
(VCC = 3.3 V) to meet the voltage
drop criteria.
The minimum values for RF and the filter capacitor CF are
defined by the required filter characteristics: the RC filter should
provide an attenuation greater than 40 dB for noise whose
spectral content is above 100 kHz. In the example RC filter
shown in Figure 3 “VCCA Power Supply Filter”, the filter cut-off
frequency is around 3-5 kHz and the noise attenuation at
100 kHz is better than 42 dB.
As the noise frequency crosses the series resonant point
of an individual capacitor, its overall impedance begins to look
inductive and thus increases with increasing frequency. The
parallel capacitor combination shown ensures that a low imped-
ance path to ground exists for frequencies well above the band-
width of the PLL. Although the MPC9608 has several design
features to minimize the susceptibility to power supply noise
(isolated power and grounds and fully differential PLL), there
still may be applications in which overall performance is being
degraded due to system power supply noise. The power supply
filter schemes discussed in this section should be adequate to
eliminate power supply noise related problems in most designs.
Using the MPC9608 in Zero-delay Applications
Nested clock trees are typical applications for the
MPC9608. Designs using the MPC9608, as LVCMOS PLL
fanout buffer with zero insertion delay, will show significantly
lower clock skew than clock distributions developed from
CMOS fanout buffers. The external feedback option of the
MPC9608 clock driver allows for its use as a zero delay buffer.
By using the QFB output as a feedback to the PLL the
propagation delay through the device is virtually eliminated.
The PLL aligns the feedback clock output edge with the clock
input reference edge resulting in a near zero delay through the
device. The maximum insertion delay of the device in
zero-delay applications is measured between the reference
clock input and any output. This effective delay consists of the
static phase offset, I/O jitter (phase or long-term jitter), feedback
path delay and the output-to-output skew error relative to the
feedback output.
Calculation of Part-to-Part Skew
The MPC9608 zero delay buffer supports applications
where critical clock signal timing can be maintained across sev-
eral devices. If the reference clock inputs of two or more
MPC9608 are connected together, the maximum overall timing
uncertainty from the common CCLK input to any output is:
tSK(PP) = t() + tSK(O) + tPD, LINE(FB) + tJIT() . CF
This maximum timing uncertainty consists of 4 compo-
nents: static phase offset, output skew, feedback board trace
delay, and I/O (phase) jitter:
Figure 3. VCCA Power Supply Filter
VCCA
VCC
MPC9608
10 nF
RF = 9-10 for VCC = 3.3 V
CF
33...100 nF
RF
VCC
CF = 1 F for VCC = 3.3 V
Figure 4. MPC9608 maximum device-to-device skew
tPD,LINE(FB)
tJIT()
+tSK(O)
-t()
+t()
tJIT()
+tSK(O)
tSK(PP)
Max. skew
CCLKCommon
QFBDevice 1
Any QDevice 1
QFBDevice2
Any QDevice 2
相關(guān)PDF資料
PDF描述
MPC9608AC PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC961CFAR2 961 SERIES, PLL BASED CLOCK DRIVER, 17 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC961CFA 961 SERIES, PLL BASED CLOCK DRIVER, 17 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC961CAC 961 SERIES, PLL BASED CLOCK DRIVER, 17 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC961CFA MPC900 SERIES, PLL BASED CLOCK DRIVER, 17 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MPC961C 制造商:MOTOROLA 制造商全稱(chēng):Motorola, Inc 功能描述:LOW VOLTAGE ZERO DELAY BUFFER
MPC961CAC 功能描述:時(shí)鐘緩沖器 RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
MPC961CACR2 功能描述:IC BUFFER ZD 1:18 PLL 32-LQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類(lèi)型:時(shí)鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類(lèi)型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱(chēng):844S012AKI-01LFT
MPC961CFA 功能描述:IC ZDB CMOS LV 1:18 32-LQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:39 系列:- 類(lèi)型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MPC961PAC 功能描述:時(shí)鐘緩沖器 RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel