參數資料
型號: IDT82V3285EQG
廠商: IDT, Integrated Device Technology Inc
文件頁數: 65/147頁
文件大小: 0K
描述: IC PLL WAN SE STRATUM 100TQFP
標準包裝: 1
類型: 時鐘/頻率發(fā)生器,多路復用器
PLL:
主要目的: 以太網,SONET/SDH,Stratum
輸入: CMOS,LVDS,PECL
輸出: CMOS,LVDS,PECL
電路數: 1
比率 - 輸入:輸出: 5:5
差分 - 輸入:輸出: 是/是
頻率 - 最大: 622.08MHz
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 100-LQFP 裸露焊盤
供應商設備封裝: 100-TQFP-EP(14x14)
包裝: 托盤
IDT82V3285
WAN PLL
Functional Description
24
December 9, 2008
3.6.2
FORCED SELECTION
In Forced selection, the selected input clock is set by the
T0_INPUT_SEL[3:0] / T4_INPUT_SEL[3:0] bits. The results of input
clocks quality monitoring (refer to Chapter 3.5 Input Clock Quality Moni-
toring) do not affect the input clock selection.
3.6.3
AUTOMATIC SELECTION
In Automatic selection, the input clock selection is determined by its
validity, priority and locking allowance configuration. The validity
depends on the results of input clock quality monitoring (refer to
Chapter 3.5 Input Clock Quality Monitoring). Locking allowance is con-
figured by the corresponding INn_VALID bit(1
≤ n ≤ 5). Refer to
Figure 6. In all the qualified input clocks, the one with the highest priority
is
selected.
The
priority
is
set
by
the
corresponding
INn_SEL_PRIORITY[3:0] bits (1
≤ n ≤ 5). If more than one qualified
input clock INn is available and has the same priority, the input clock
with the smallest ‘n’ is selected.
Figure 6. Qualified Input Clocks for Automatic Selection
Table 9: Related Bit / Register in Chapter 3.6
Bit
Register
Address (Hex)
EXT_SW
MON_SW_PBO_CNFG
0B
T0_INPUT_SEL[3:0]
T0_INPUT_SEL_CNFG
50
T4_LOCK_T0
T4_INPUT_SEL_CNFG
51
T0_FOR_T4
T4_INPUT_SEL[3:0]
INn_SEL_PRIORITY[3:0] (
1
≤ n ≤ 5)
IN1_IN2_SEL_PRIORITY_CNFG
IN3_IN4_SEL_PRIORITY_CNFG
IN5_SEL_PRIORITY_CNFG
27 ~ 28, 2B
INn_VALID (
1
≤ n ≤ 5)
REMOTE_INPUT_VALID1_CNFG,
REMOTE_INPUT_VALID2_CNFG
4C, 4D
INn (
1
≤ n ≤ 5)
INPUT_VALID1_STS, INPUT_VALID2_STS
4A, 4B
T4_T0_SEL
T4_T0_REG_SEL_CNFG
07
Note: * The setting in the 26 ~ 2C registers is either for T0 path or for T4 path, as determined by the T4_T0_SEL bit.
Validity
Priority
INn_SEL_PRIORITY[3:0]
'0000', ((1
≤ n ≤ 5))
Locking Allowance
INn_VALID = '0',
((1
≤ n ≤ 5))
Yes
No
Yes
All qualified input clocks are available for Automatic selection
Input Clock Quality Monitoring
(Activity, Frequency)
INn = '1', (1
≤ n ≤ 5)
相關PDF資料
PDF描述
IDT82V3288BCG IC PLL WAN 3E STRATUM 2 208CABGA
IDT82V3355EDG IC PLL WAN SYNC ETHERNET 64TQFP
IDT82V3358EDG IC PLL WAN SYNC ETHERNET 64TQFP
IDTCSPT857DNLG8 IC PLL CLK DVR SDRAM 40-VFQFPN
IDTCV105EPVG8 IC CLK GEN DESKTOP PC 48-SSOP
相關代理商/技術參數
參數描述
IDT82V3285EQG8 制造商:Integrated Device Technology Inc 功能描述:IC PLL WAN SE STRATUM 100TQFP
IDT82V3288 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:WAN PLL
IDT82V3288BC 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:WAN PLL
IDT82V3288BCG 功能描述:IC PLL WAN 3E STRATUM 2 208CABGA RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標準包裝:1,500 系列:- 類型:時鐘緩沖器/驅動器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數:- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應商設備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱:93786AFT
IDT82V3352 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:SYNCHRONOUS ETHERNET WAN PLL