參數(shù)資料
型號(hào): GS8321E18AD-333IT
廠商: GSI TECHNOLOGY
元件分類: SRAM
英文描述: CACHE SRAM, PBGA165
封裝: FPBGA-165
文件頁數(shù): 17/32頁
文件大?。?/td> 736K
代理商: GS8321E18AD-333IT
Select DR
Capture DR
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
Select IR
Capture IR
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
Test Logic Reset
Run Test Idle
0
1
0
1
0
1
0
1
0
1
0
1
10
0
1
11
1
GS8321E18/32/36AD-400/375/333/250/200/150
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.00a 2/2011
24/32
2010, GSI Technology
Preliminary
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
相關(guān)PDF資料
PDF描述
GS832236AB-150VT 1M X 36 CACHE SRAM, 7.5 ns, PBGA119
GS8342D11BD-500IT 4M X 9 QDR SRAM, 0.45 ns, PBGA165
GS8342D11BD-500 4M X 9 QDR SRAM, 0.45 ns, PBGA165
GS8342D11BD-550IT 4M X 9 QDR SRAM, 0.45 ns, PBGA165
GS8342D37BD-300I 1M X 36 QDR SRAM, 0.45 ns, PBGA165
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS8321E18AD-375 制造商:GSI Technology 功能描述:165 BGA - Bulk
GS8321E18AGD-375 制造商:GSI Technology 功能描述:165 FPBGA - Bulk
GS8321E18AGD-375I 制造商:GSI Technology 功能描述:165 FPBGA - Bulk
GS8321E18E 制造商:GSI 制造商全稱:GSI Technology 功能描述:2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS8321E18E-133 制造商:GSI 制造商全稱:GSI Technology 功能描述:2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs