7 - 4
DSP96002 USER’S MANUAL
For More Information On This Product,
Go to: www.freescale.com
MOTOROLA
7.2.1.9 BCRx X Data Memory Fault Enable (XE) Bit 28
If the X Data Memory Fault Enable bit XE is set, the page fault circuit will monitor X Data memory bus cycles.
If XE is set and a fault is detected during a X Data memory bus cycle, —T–T will be deasserted. If XE is set
and no fault is detected during a X Data memory bus cycle, —T–T will be asserted. If XE is cleared, the
page fault circuit will be inactive for X Data memory bus cycles and —T–T will remain deasserted. XE is
cleared by hardware reset.
7.2.1.10 BCRx Bus State (BS) Bit 29
The read-only Bus State status bit BS is set if the DSP96002 is currently the bus master. If the DSP96002
is not the bus master, BS is cleared. Cleared by hardware reset.
7.2.1.11 BCRx Bus Lock Hold Control (LH) Bit 30
If the Bus Lock Hold control bit LH is set, the —B–L pin is asserted even if no read-modify-write access is
occurring. If LH is cleared, the —B–L pin will only be asserted during a read-modify-write external access.
Cleared by hardware reset.
7.2.1.12 BCRx Bus Request Hold Control (RH) Bit 31
If the Bus Request Hold control bit RH is set, the —B–R pin is asserted even though the CPU or DMA does
not need the bus. If RH is cleared, the —B–R pin will only be asserted if an external access is being attempt-
ed or pending. Cleared by hardware reset.
7.2.2 Page Circuit Operation
The goal of the page circuit is to allow designers to achieve static RAM performance with low cost, dynamic
RAM memory systems. With its internal page detection circuitry, the DSP96002 can achieve zero wait state
performance using the fast access modes available on DRAM/VRAM devices. Without internal page detec-
tion circuitry, zero wait state performance would not be possible. Example memories are:
Device
Size
MCM514256A
256K x 4
MCM51L1000A
1Meg x 1
MCM514258A
256K x 4
MCM511002A
1Meg x 1
When a bus master, the page circuit is active when the CPU or DMA accesses the external bus using the
P, X or Y memory spaces (S1:S0=10, 01 or 00). The page circuit uses the transfer type (—T–T) output pin
to indicate the type of external bus access. The page circuit asserts the transfer type (—T–T) pin when an
XE —T–T Pin Activity for X Space
0 Deasserted
1 Active
Mode
Page
Page
Static Column
Static Column
F
Freescale Semiconductor, Inc.
n
.