參數(shù)資料
型號(hào): DS3134
廠商: DALLAS SEMICONDUCTOR
元件分類: Digital Transmission Controller
英文描述: DATACOM, FRAMER, PBGA256
封裝: 27 X 27 MM, PLASTIC, BGA-256
文件頁數(shù): 76/203頁
文件大?。?/td> 777K
代理商: DS3134
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁當(dāng)前第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁
DS3134
167 of 203
Bridge Mode Bus Arbitration
In the Bridge Mode, the Local Bus has the ability to arbitrate for bus access. In order for the feature to
operate, the Host must access the PCI Bridge Mode Control Register (LBBMC) and enable it via the
LARBE control bit (the default is bus arbitration disabled). If bus arbitration is enabled, then before a bus
transaction can occur, the Local Bus will first request bus access by asserting the LHOLD(LBR*) signal
and then wait for the bus to be granted from the Local Bus arbiter by sensing that the LHLDA(LBG*) has
been asserted. If the Host on the PCI Bus attempts a Local Bus access when the Local Bus is not granted
by the Local Bus master (LBGACK* is deasserted), then the Local Bus block will immediately inform the
Host that the Local Bus is busy and cannot be accessed at this time (in other words, come back later) by
issuing a PCI Target Retry. See Section 9 for details on the PCI Target Retry. When this happens, the
Local Bus block will not attempt the bus access and will keep the LA, LD, LBHE*, LWR*(LR/W*), and
LRD*(LDS*) signals tri-stated.
If the Host attempts a Local Bus access when the bus is busy, the Local Bus block will go ahead and
request bus access and after it has been granted, it will seize the bus for the time programmed into the
Local Bus Arbitration Timer (LAT0 to LAT3 in the LBBMC register) which can be from 32 to 1048576
clocks. As long as the local bus has been granted and the arbitration timer has at least 16 clocks left, then
the Host is allowed to access the Local Bus. See Figure 10.1D and the timing examples in Section 10.3
for more details.
Bridge Mode Bus Transaction Timing
When the Local Bus is operated in PCI Bridge Mode, the bus transaction time can be determined either
from an external ready signal (LRDY*) or from the PCI Bridge Mode Control Register (LBBMC) which
will allow a bus transaction time of 1 to 11 LCLK cycles. If the total access time to the Local Bus
exceeds 16 PCLK cycles, the PCI access will time out and a PCI Target Retry will be sent to the Host.
This will only occur when LRDY* has not been detected within 9 clocks. If this happens, the Local Bus
Error (LBE) status bit in the Status Master (SM) register will be set. Additional details on the LBE status
bit can be found in Section 4 and more details on transaction timing can be found in Figure 10.1D and the
timing examples in Section 10.3.
Bridge Mode Interrupt
In the PCI Bridge mode, the Local Bus can detect an external interrupt via the LINT* signal. If the Local
Bus detects that the LINTA* signal has been asserted, then it will set the LBINT status bit in the Status
Master (SM) register. The setting of this status bit can cause a hardware interrupt to occur at the PCI bus
via the PINTA* signal. This interrupt can be masked via the ISM register. See Section 4 for more
details.
Configuration Mode
In the Configuration Mode, the Local Bus is used only to configure the device and obtain status
information from the device. It is also used to configure the PCI Configuration Registers and hence the
PCI Bus signal PIDSEL is disabled when the Local Bus is in the Configuration Mode. Data cannot be
passed from the Local Bus to the PCI bus in this mode. The PCI bus will only be used as a high speed I/O
bus for the HDLC packet data. In this mode, bus arbitration, bus format, and the user settable bus
transaction time features are disabled. In the Configuration Mode, all bus accesses are based on 16-bit
addresses and 16-bit data. The upper four addresses (LA[19:16]) are ignored and 8-bit data accesses are
not allowed. See Section 12 for details on the AC timing requirements.
相關(guān)PDF資料
PDF描述
DS3150QN DATACOM, PCM TRANSCEIVER, PQCC28
DS3150Q DATACOM, PCM TRANSCEIVER, PQCC28
DS3150TN DATACOM, PCM TRANSCEIVER, PDIP48
DS3150T DATACOM, PCM TRANSCEIVER, PQFP48
DS5000FP-12 8-BIT, 12 MHz, MICROCONTROLLER, PQFP80
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS-313PIN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog Miscellaneous
DS-313-PIN 功能描述:信號(hào)調(diào)節(jié) RoHS:否 制造商:EPCOS 產(chǎn)品:Duplexers 頻率:782 MHz, 751 MHz 頻率范圍: 電壓額定值: 帶寬: 阻抗:50 Ohms 端接類型:SMD/SMT 封裝 / 箱體:2.5 mm x 2 mm 工作溫度范圍:- 30 C to + 85 C 封裝:Reel
DS31400 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:8-Input, 14-Output, Dual DPLL Timing IC with Sub-ps Output Jitter
DS31400DK 功能描述:時(shí)鐘和定時(shí)器開發(fā)工具 DS31400 Dev Kit RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Modules 類型:Clock Conditioners 工具用于評(píng)估:LMK04100B 頻率:122.8 MHz 工作電源電壓:3.3 V
DS31400GN 功能描述:計(jì)時(shí)器和支持產(chǎn)品 Not Available From Mouser RoHS:否 制造商:Micrel 類型:Standard 封裝 / 箱體:SOT-23 內(nèi)部定時(shí)器數(shù)量:1 電源電壓-最大:18 V 電源電壓-最小:2.7 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝:Reel