參數(shù)資料
型號(hào): ZL50117
廠商: Zarlink Semiconductor Inc.
英文描述: 32, 64 and 128 Channel CESoP Processors
中文描述: 32,64和128頻道CESoP處理器
文件頁(yè)數(shù): 51/95頁(yè)
文件大?。?/td> 1157K
代理商: ZL50117
ZL50115/16/17/18/19/20
Data Sheet
51
Zarlink Semiconductor Inc.
6.3.3 TDM Clock Structure
The TDM interface can operate in two modes, synchronous for structured TDM data, and asynchronous for
unstructured TDM data. The ZL5011x is capable of providing the TDM clock for either of the modes. The ZL5011x
supports clock recovery in both synchronous and asynchronous modes of operation. In asynchronous operation
each stream may have independent clock recovery.
6.3.3.1 Synchronous TDM Clock Generation
In synchronous mode all 4 streams will be driven by a common clock source. When the ZL5011x is acting as a
master device, the source can either be the internal DPLL or an external PLL. In both cases, the primary and
secondary reference clocks are taken from either two TDM input clocks, or two external clock sources driven to the
chip. The input clocks are then divided down where necessary and sent either to the internal DPLL or to the output
pins for connection to an external DPLL. The DPLL then provides the common clock and frame pulse required to
drive the TDM streams. See “DPLL Specification” on page 60 for further details.
Figure 16 - Synchronous TDM Clock Generation
When the ZL5011x is acting as a slave device, the common clock and frame pulse signals are taken from an
external device providing the TDM master function.
6.3.3.2 Asynchronous TDM Clock Generation
Each stream uses a separate internal DCO to provide an asynchronous TDM clock output. The DCO can be
controlled to recover the clock from the original TDM source depending on the timing algorithm used.
6.4 Payload Assembly
Data traffic received on the TDM Interface is sampled in the TDM Interface block, and synchronized to the internal
clock. It is then forwarded to the payload assembly process. The ZL5011x Payload Assembler can handle up to 128
active packet streams or “contexts” simultaneously. Each context generates a single stream of packets identified by
a label in the packet header known as the "context ID". Packet payloads are assembled in the format shown in
Figure 17 - on page 52 in structured operation. This meets the requirements of the CESoPSN standard under
development in the IETF. Alternatively, packet payloads are assembled in the format shown in Figure 19 on
page 52. This format meets the requirements of the SAToP standard under development in the IETF.
When the payload has been assembled it is written into the centrally managed memory, and a task message is
passed to the Task Manager.
FRAME
CLOCK
TDM_CLKi[3:0]
PLL_SE
C
PLL_PRI
SRS
SRD
DIV
DIV
Internal
DPLL
PRS
PRD
TDM_CLKiP
TDM_CLKiS
相關(guān)PDF資料
PDF描述
ZL50118 32, 64 and 128 Channel CESoP Processors
ZL50119 32, 64 and 128 Channel CESoP Processors
ZL50120 32, 64 and 128 Channel CESoP Processors
ZL50115GAG 32, 64 and 128 Channel CESoP Processors
ZL50116GAG 32, 64 and 128 Channel CESoP Processors
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ZL50117_06 制造商:ZARLINK 制造商全稱:Zarlink Semiconductor Inc 功能描述:32, 64 and 128 Channel CESoP Processors
ZL50117GAG 制造商:Microsemi Corporation 功能描述:4 TDM + 1 ETHERNET - Trays 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:IC CESOP PROCESSOR 128CH 324PBGA 制造商:Microsemi Corporation 功能描述:IC CESOP PROCESSOR 128CH 324PBGA
ZL50117GAG2 制造商:Microsemi Corporation 功能描述:PB FREE 4 TDM + 1 ETHERNET - Trays 制造商:Microsemi Corporation 功能描述:PB FREE 4TDM PLUS 1 ETHERNET 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:IC CESOP PROCESSOR 128CH 324PBGA 制造商:Microsemi Corporation 功能描述:IC CESOP PROCESSOR 128CH 324PBGA
ZL50118 制造商:ZARLINK 制造商全稱:Zarlink Semiconductor Inc 功能描述:32, 64 and 128 Channel CESoP Processors
ZL50118GAG 制造商:Microsemi Corporation 功能描述:CH CESOP PROCESSORS 324BGA - Trays 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:IC CESOP PROCESSOR 32CH 324PBGA 制造商:Microsemi Corporation 功能描述:IC CESOP PROCESSOR 32CH 324PBGA