XRT74L73
3 CHANNEL, ATM UNI/PPP DS3/E3 FRAMING CONTROLLER
REV. P1.0.1
PRELIMINARY
91
with any further write operations to the Transmit UTOPIA
Interface block. Therefore, the ATM Layer processor pro-
ceeds to write in Words W23 through W26 and then
negates the TxUEn signal after clock edge #28. At this
point, the ATM Layer processor must wait until TxUClav
toggle “high” once again; before writing in the next ATM
cell.
2.1.2.3.1Selecting the Operating Depth of the
TxFIFO
The physical depth of the TxFIFO is 16 cells but can be
operated with a smaller FIFO depth. Therefore, the UNI
allows the selection of operating depths of 4, 8, 12 or
the full 16 cells. This selection can be made by writing
the appropriate data to Bits 1 and 2 (TFIFODepth[1, 0])
within the UTOPIA Configuration Register, as depict-
ed below .
The following table presents the values for both Bits 1
and 2 (within the UTOPIA Configuration Register)
and the corresponding operating depth of the
TxFIFO.
The operating depth of the Transmit FIFO will be 16
cells upon power up or reset. Therefore, the appropri-
ate data must be written to these two bit-fields in or-
der to change this parameter.
2.1.2.3.2Resetting the TxFIFO via Software Com-
mand
The UNI allows the TxFIFO to be reset via software
command, without the need to implement a master
reset of the entire UNI device. This can be
accomplished by writing the appropriate data to bit 7
(TxFIFO Reset) of the Transmit UTOPIA Interrupt
Enable/Status Register as depicted below.
2.1.2.3.3Monitoring the TxFIFO Status
The local
μ
P has the ability to poll and monitor the
status of the TxFIFO via the Transmit UTOPIA FIFO
UTOPIA Configuration Register: Address = 6Ah
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
Unused
Handshake Mode
M-PHY
CellOf52 Bytes
TFIFODepth[1, 0]
UtWidth16
RO
R/W
R/W
R/W
R/W
R/W
T
ABLE
6: T
HE
R
ELATIONSHIP
BETWEEN
T
X
FIFOD
EPTH
[1:0]
WITHIN
THE
UTOPIA C
ONFIGURATION
R
EGISTER
AND
THE
O
PERATING
D
EPTH
OF
THE
T
X
FIFO
B
IT
2
B
IT
1
O
PERATING
D
EPTH
OF
THE
T
RANSMIT
FIFO
0
0
16 cells
0
1
12 cells
1
0
8 cells
1
1
4 cells
Transmit UTOPIA—Interrupt/Status Register (Address—6Eh)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
TFIFO Reset
Discard Upon
PErr
TPerr IntEn
TFIFO
ErrIntEn
TCOCA IntEn
TPErr IntStat
TFIFO
OverInt Stat
TCOCA
IntStat
R/W
R/W
R/W
R/W
R/W
RUR
RUR
RUR