XRT74L73
3 CHANNEL, ATM UNI/PPP DS3/E3 FRAMING CONTROLLER
PRELIMINARY
REV. P1.0.1
198
TxNibClk signal, to latch the data, residing on the Tx-
Nib[2:0] into its circuitry.
B. Nibble-Parallel Mode
The XRT74L73 will accept the DS3 payload data,
from the Terminal Equipment, in a parallel manner,
via the TxNib[2:0] input pins. The Transmit Terminal
Equipment Input Interface will latch this data into its
circuitry, on the rising edge of the TxNibClk output
signal.
C. Delineation of outbound DS3 Frames
The Transmit Section will use the TxInClk input signal
as its timing reference and will initiate the generation
of DS3 frames, asynchronous with respect to any ex-
ternal signal. The XRT74L73 will pulse the TxFrame
output pin "High" whenever it is processing the last
nibble, within a given outbound DS3 frame.
D. Sampling of payload data, from the Terminal
Equipment
In Mode 6, the XRT74L73 will sample the data, at the
TxNib[2:0] input pins, on the third rising edge of the
TxInClk clock signal, following a pulse in the TxNib-
Clk signal (see Figure 62 ).
N
OTE
:
The TxNibClk signal from the XRT74L73, operates
nominally at 11.184 MHz (e.g., 44.736 MHz divided by 4).
However, for reasons described below, TxNibClk effectively
operates at a Low clock frequency. The Transmit Payload
Data Input Interface is only used to accept the payload
data, which is intended to be carried by outbound DS3
frames. The Transmit Payload Data Input Interface is not
designed to accommodate the entire DS3 data stream.
The DS3 Frame consists of 4704 payload bits or 1176
nibbles. Therefore, the XRT74L73 will supply 1176
TxNibClk pulses between the rising edges of two con-
secutive TxNibFrame pulses. The DS3 Frame repeti-
tion rate is 9.398kHz. Hence, 1176 TxNibClk pulses
for each DS3 frame period amounts to TxNibClk run-
ning at approximately 11.052 MHz. The method by
which the 1176 TxNibClk pulses are distributed
throughout the DS3 frame period is presented below.
Nominally, the Transmit Section within the XRT74L73
will generate a TxNibClk pulse for every 4 RxOutClk
(or TxInClk) periods. However, in 14 cases (within a
DS3 frame period), the Transmit Payload Data Input
Interface will allow 5 TxInClk periods to occur be-
tween two consecutive TxNibClk pulses.
Interfacing the Transmit Payload Data Input Inter-
face block of the XRT74L73 to the Terminal Equip-
ment for Mode 6 Operation
Figure 61 presents an illustration of the Transmit
Payload Data Input Interface block (within the
XRT74L73) being interfaced to the Terminal Equip-
ment, for Mode 6 Operation.
Mode 6 Operation of the Terminal Equipment
In Figure 61 both the Terminal Equipment and the
XRT74L73 will be driven by an external 11.184MHz
F
IGURE
61. I
LLUSTRATION
OF
THE
T
ERMINAL
E
QUIPMENT
BEING
INTERFACED
TO
THE
T
RANSMIT
P
AYLOAD
D
ATA
I
NPUT
I
NTERFACE
BLOCK
OF
THE
XRT74L73
FOR
M
ODE
6 (N
IBBLE
-P
ARALLEL
/L
OCAL
-T
IMED
/F
RAME
-M
ASTER
)
O
PERATION
Terminal Equipment
XRT72L5x DS3 Framer
DS3_Data_Out[2:0]
DS3_Nib_Clock_In
Tx_Start_of_Frame
TxNib[2:0]
TxNibClk
TxNibFrame
NibInt
VCC
4
44.736MHz Clock Source
TxInClk
11.184MHz