參數(shù)資料
型號(hào): XC2S100-5FG456C
廠商: Xilinx Inc
文件頁(yè)數(shù): 54/99頁(yè)
文件大?。?/td> 0K
描述: IC FPGA 2.5V 600 CLB'S 456-FBGA
標(biāo)準(zhǔn)包裝: 1
系列: Spartan®-II
LAB/CLB數(shù): 600
邏輯元件/單元數(shù): 2700
RAM 位總計(jì): 40960
輸入/輸出數(shù): 196
門(mén)數(shù): 100000
電源電壓: 2.375 V ~ 2.625 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 456-BBGA
供應(yīng)商設(shè)備封裝: 456-FBGA
產(chǎn)品目錄頁(yè)面: 599 (CN2011-ZH PDF)
其它名稱: 122-1227
XC2S100-5FG456C-ND
Spartan-II FPGA Family: DC and Switching Characteristics
DS001-3 (v2.8) June 13, 2008
Module 3 of 4
Product Specification
58
R
IOB Output Switching Characteristics
Output delays terminating at a pad are specified for LVTTL with 12 mA drive and fast slew rate. For other standards, adjust
Symbol
Description
Speed Grade
Units
-6
-5
Min
Max
Min
Max
Propagation Delays
TIOOP
O input to pad
-
2.9
-
3.4
ns
TIOOLP
O input to pad via transparent latch
-
3.4
-
4.0
ns
3-state Delays
TIOTHZ
T input to pad high-impedance (1)
-
2.0
-
2.3
ns
TIOTON
T input to valid data on pad
-
3.0
-
3.6
ns
TIOTLPHZ
T input to pad high impedance via transparent latch (1)
-
2.5
-
2.9
ns
TIOTLPON
T input to valid data on pad via transparent latch
-
3.5
-
4.2
ns
TGTS
GTS to pad high impedance(1)
-
5.0
-
5.9
ns
Sequential Delays
TIOCKP
Clock CLK to pad
-
2.9
-
3.4
ns
TIOCKHZ
Clock CLK to pad high impedance (synchronous)(1)
-
2.3
-
2.7
ns
TIOCKON
Clock CLK to valid data on pad (synchronous)
-
3.3
-
4.0
ns
Setup/Hold Times with Respect to Clock CLK (2)
TIOOCK / TIOCKO
O input
1.1 / 0
-
1.3 / 0
-
ns
TIOOCECK /
TIOCKOCE
OCE input
0.9 / 0.01
-
0.9 / 0.01
-
ns
TIOSRCKO /
TIOCKOSR
SR input (OFF)
1.2 / 0
-
1.3 / 0
-
ns
TIOTCK / TIOCKT
3-state setup times, T input
0.8 / 0
-
0.9 / 0
-
ns
TIOTCECK /
TIOCKTCE
3-state setup times, TCE input
1.0 / 0
-
1.0 / 0
-
ns
TIOSRCKT /
TIOCKTSR
3-state setup times, SR input (TFF)
1.1 / 0
-
1.2 / 0
-
ns
Set/Reset Delays
TIOSRP
SR input to pad (asynchronous)
-
3.7
-
4.4
ns
TIOSRHZ
SR input to pad high impedance (asynchronous)(1)
-
3.1
-
3.7
ns
TIOSRON
SR input to valid data on pad (asynchronous)
-
4.1
-
4.9
ns
TIOGSRQ
GSR to pad
-
9.9
-
11.7
ns
Notes:
1.
Three-state turn-off delays should not be adjusted.
2.
A zero hold time listing indicates no hold time or a negative hold time.
相關(guān)PDF資料
PDF描述
GBM06DRKN-S13 CONN EDGECARD 12POS .156 EXTEND
VI-21J-EU CONVERTER MOD DC/DC 36V 200W
LQG15HS56NJ02D INDUCTOR 56NH 200MA 0402
GBM06DRKH-S13 CONN EDGECARD 12POS .156 EXTEND
ADSP-BF531SBB400 IC DSP CTLR 16BIT 400MHZ 169-BGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC2S100-5FG456I 功能描述:IC FPGA 2.5V I-TEMP 456-FBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:Spartan®-II 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計(jì):3200 輸入/輸出數(shù):80 門(mén)數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
XC2S100-5FGG256C 功能描述:IC SPARTAN-II FPGA 100K 256-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:Spartan®-II 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計(jì):2138112 輸入/輸出數(shù):358 門(mén)數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)
XC2S100-5FGG256I 功能描述:IC SPARTAN-II FPGA 100K 256-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列) 系列:Spartan®-II 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計(jì):2138112 輸入/輸出數(shù):358 門(mén)數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)
XC2S100-5FGG456C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
XC2S100-5FGG456I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family