Philips Semiconductors
Objective specification
SC28L202
Dual UART
2000 Feb 10
53
REGISTER MAP (BASED ON 28L92)
NOTE: The register maps for channels A and B (UARTs A and B) contain some control registers that configure the entire chip.
These are
denoted by a ”
”
symbol
A(6:0)
READ
NEW
100 0000 (0x40)
System Enable Status (SES A)
100 0001 (0x41)
Xon Character Register (XonCR A)
100 0010 (0x42)
Xoff Character Register (XoffCR A)
100 0011 (0x43)
Address Recognition Character (ARCR A)
100 0100 (0x44)
Xon/Xoff Interrupt Status Register (XISR A)
100 0101 (0x45)
Special Function Register (SFR A)
100 0110 (0x46)
Receiver FIFO Interrupt Level (RxFIL A)
100 0111 (0x47)
Transmitter FIFO Interrupt Level (TxFIL A)
WRITE
Watchdog, Character and X Enable(WCXER A)
Xon Character Register (XonCR A)
Xoff Character Register (XoffCR A)
Address Recognition Character (ARCR A)
Special Function Register (SFR A)
Receiver FIFO Interrupt Level (RxFIL A)
Transmitter FIFO Interrupt Level (TxFIL A)
100 1000 (0x48)
100 1001 (0x49)
100 1010 (0x4A)
100 1011 (0x4B)
100 1100 (0x4C)
100 1101 (0x4D)
100 1110 (0x4E)
100 1111 (0x4F)
System Enable Status (SES B)
Xon Character Register (XonCR B)
Xoff Character Register (XoffCR B)
Address Recognition Character (ARCR B)
Xon/Xoff Interrupt Status Register (XISR B)
Special Function Register (SFR B)
Receiver FIFO Interrupt Level (RxFIL B)
Transmitter FIFO Interrupt Level (TxFIL B)
Watchdog, Character and X Enable (WCXER B)
Xon Character Register (XonCR B)
Xoff Character Register (XoffCR B)
Address Recognition Character (ARCR B)
Special Function Register (SFR B)
Receiver FIFO Interrupt Level (RxFIL B)
Transmitter FIFO Interrupt Level (TxFIL B)
101 0000 (0x50)
101 0001 (0x51)
101 0010 (0x52)
101 0011 (0x53)
101 0100 (0x54)
101 0101 (0x55)
101 0110 (0x56)
101 0111 (0x57)
Bidding Control Register – Break Change (BCRBRK A)
Bidding Control Register – Change of State (BCRCOS A)
Bidding Control Register – Counter/Timer (BCRCT A)
Bidding Control Register – Xon (BCRx A)
Bidding Control Register – Address (BCRA A)
Bidding Control Register – Loop Back Error (BCRLBE A)
Bidding Control Register – Break Change (BCRBRK A)
Bidding Control Register – Change of State (BCRCOS A)
Bidding Control Register – Counter/Timer (BCRCT A)
Bidding Control Register – Xon (BCRx A)
Bidding Control Register – Address (BCRA A)
Bidding Control Register – Loop Back Error (BCRLBE A)
101 1000 (0x58)
101 1001 (0x59)
101 1010 (0x5A)
101 1011 (0x5B)
101 1100 (0x5C)
101 1101 (0x5D)
101 1110 (0x5E)
101 1111 (0x5F)
Bidding Control Register – Break Change (BCRBRK B)
Bidding Control Register – Change of State (BCRCOS B)
Bidding Control Register – Counter/Timer (BCRCT B)
Bidding Control Register – Xon (BCRx B)
Bidding Control Register – Address (BCRA B)
Bidding Control Register – Loop Back Error (BCRLBE B)
Bidding Control Register – Break Change (BCRBRK B)
Bidding Control Register – Change of State (BCRCOS B)
Bidding Control Register – Counter/Timer (BCRCT B)
Bidding Control Register – Xon (BCRx B)
Bidding Control Register – Address (BCRA B)
Bidding Control Register – Loop Back Error (BCRLBE B)