參數(shù)資料
型號: RM5261-266-Q
廠商: PMC-SIERRA INC
元件分類: 微控制器/微處理器
英文描述: RM5261⑩ Microprocessor with 64-Bit System Bus Data Sheet Released
中文描述: 64-BIT, 266 MHz, MICROPROCESSOR, PQFP208
封裝: POWER, QFP-208
文件頁數(shù): 23/40頁
文件大小: 683K
代理商: RM5261-266-Q
Proprietary and Confidential to PMC-Sierra, Inc and for its Customer
s Internal Use
Document ID: PMC-2002241, Issue 1
23
RM5261
Microprocessor with 64-Bit System Bus Data Sheet
Released
Figure 7 Processor Block Read
Figure 8 shows a processor block write using write response pattern DDDD, or code 0, of the boot-
time mode select options.
Figure 8 Processor Block Write
3.26 Enhanced Write Modes
The RM5231 implements two enhancements to the original R4000 write mechanism: Write
Reissue and Pipeline Writes. The original R4000 allowed a write address cycle on the
SysAD
bus
only once every four SysClock cycles. Hence for a non-block write, this meant that two out of
every four cycles were wait states.
Pipelined write mode eliminates these two wait states by allowing the processor to drive a new
write address onto the bus immediately after the previous data cycle. This allows for higher
SysAD
bus utilization. However, at high bus frequencies the processor may drive a subsequent
write onto the bus prior to the time the external agent deasserts
WrRdy*
, indicating that it can not
accept another write cycle. This can cause the write cycle to be missed.
Write reissue mode is an enhancement to pipelined write mode and allows the processor to reissue
missed write cycles. If
WrRdy*
is deasserted during the issue phase of a write operation, the cycle
is aborted by the processor and reissued at a later time.
SysClock
SysAD
SysCmd
ValidOut*
ValidIn*
RdRdy*
WrRdy*
Release*
Addr
Data0
Data1
Data2
Data3
Read
NData
NData
NData
NEOD
SysClock
SysAD
SysCmd
ValidOut*
ValidIn*
RdRdy*
WrRdy*
Release*
Addr
Data0
Data1
Data2
Data3
Write
NData
NData
NData
NEOD
相關(guān)PDF資料
PDF描述
RM7065 RM7065A⑩ Microprocessor with On-Chip Secondary Cache Data Sheet Preliminary
RM7065A 64-Bit MIPS RISC Microprocessor with Integrated L2 Cache
RM7065A-300T RM7065A⑩ Microprocessor with On-Chip Secondary Cache Data Sheet Preliminary
RM7065A-350T RM7065A⑩ Microprocessor with On-Chip Secondary Cache Data Sheet Preliminary
RM805 LEAD FREE 8-BIT 50V SER-IN LATCHED DRV
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RM5261A 制造商:PMC 制造商全稱:PMC 功能描述:64-Bit MIPS RISC Microprocessor with 32/64-Bit System Bus
RM5261A-300HI-B002 制造商:PMC Sierra from Components Direct 功能描述:MICROPROCESSOR 64-BIT 300MHZ 0.18UM TECHNOLOGY - Trays 制造商:PMC-Sierra 功能描述:PMC SIERRA RM5261A-300HI-B002, Microprocessor 64-Bit 300MHz 0.18um Technology 3.3V 208-Pin MQFP
RM5261A-300J-B002 制造商:PMC Sierra from Components Direct 功能描述:RM5261A-300J-B002, MICROPROCESSOR 64-BIT 300MHZ 0.18UM TECHN - Trays 制造商:PMC SIERRA 功能描述:PMC SIERRA RM5261A-300J-B002, Microprocessor 64-Bit 300MHz 0.18um Technology 3.3V 208-Pin LFMQFP
RM5270-150S 制造商:未知廠家 制造商全稱:未知廠家 功能描述:64-Bit Microprocessor
RM5270-200S 制造商:未知廠家 制造商全稱:未知廠家 功能描述:64-Bit Microprocessor