參數(shù)資料
型號(hào): PI7C8154
英文描述: PCI Bridge | 2-Port PCI-to-PCI Bridge
中文描述: PCI橋| 2端口PCI至PCI橋
文件頁(yè)數(shù): 81/115頁(yè)
文件大小: 879K
代理商: PI7C8154
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)當(dāng)前第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)
PI7C8150B
2-PORT PCI-TO-PCI BRIDGE
ADVANCE INFORMATION
Page 81 of 115
July 31, 2003 – Revision 1.031
14
CONFIGURATION REGISTERS
PCI configuration defines a 64-byte space (configuration header) to define various
attributes of PI7C8150B as shown below.
14.1
CONFIGURATION REGISTER
31-24
23-16
15-8
7-0
Address
00h
04h
08h
0Ch
10h
14h
18h
Device ID
Primary Status
Vendor ID
Command
Class Code
Header Type
Revision ID
Cache Line Size
Reserved
Primary Latency Timer
Reserved
Reserved
Secondary Bus
Number
I/O Limit
Secondary Latency
Timer
Subordinate Bus
Number
Primary Bus Number
Secondary Status
Memory Limit
Prefetchable Memory Limit
I/O Base
1Ch
20h
24h
28h
2Ch
30h
34h
Memory Base
Prefetchable Memory Base
Prefetchable Base Upper 32-bit
Prefetchable Limit Upper 32-bit
I/O Limit Upper 16-bit
I/O Base Upper 16-bit
Reserved
Capability Pointer to
DCh
Reserved
38h
3Ch
40h
44h
48h
4Ch
Bridge Control
Arbiter Control
Reserved
Diagnostic / Chip Control
Interrupt Line
Reserved
Upstream Memory Control
Extended Chip Control
Secondary
Bus Arbiter
Preemption
Control
Hot Swap Switch Time Slot
Upstream (S to P) Memory Limit
Upstream (S to P) Memory Base
50h
54h
58h
5Ch
60h
64h
Upstream (S to P) Memory Base Upper 32-bit
Upstream (S to P) Memory Limit Upper 32-bit
Reserved
Reserved
GPIO Data and Control
P_SERR# Event
Disable
Reserved
P_SERR_L Status
Secondary Clock Control
68h
6Ch
70h
74h
78h
7Ch
80h
Reserved
Reserved
Reserved
Port Option
Retry Counter
Reserved
Secondary Master Timeout Counter
Primary Master Timeout Counter
Reserved
84h-AFh
B0h
B4h-D8h
DCh
E0h
E4h
E8h-FFh
Chassis Number
Slot Number
Next Pointer
Capability ID
Reserved
Power Management Capabilities
Reserved
Reserved
Next Item Pointer
Capability ID
PPB Support Extensions
Power Management Data
Next Pointer
Capability ID
Reserved
相關(guān)PDF資料
PDF描述
PI7C8154-33 PCI Bridge | 2-Port PCI-to-PCI Bridge
PI7C8150 PCI Bridge | 2-Port PCI-to-PCI Bridge
PI7C8150-33 PCI Bridge | 2-Port PCI-to-PCI Bridge
PI7C8150A PCI Bridge | 2-Port PCI-to-PCI Bridge
PI7C8150A-33 PCI Bridge | 2-Port PCI-to-PCI Bridge
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PI7C8154-33 制造商:未知廠家 制造商全稱:未知廠家 功能描述:PCI Bridge | 2-Port PCI-to-PCI Bridge
PI7C8154ANA 功能描述:外圍驅(qū)動(dòng)器與原件 - PCI 64-Bit/66MHz 2-Port PCI Bridge RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
PI7C8154ANAE 功能描述:外圍驅(qū)動(dòng)器與原件 - PCI 64B/66MHz 2 Port PCI Bridge RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
PI7C8154ANAE-33 功能描述:外圍驅(qū)動(dòng)器與原件 - PCI 64B/66MHz 2 Port PCI Bridge RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
PI7C8154B 制造商:PERICOM 制造商全稱:Pericom Semiconductor Corporation 功能描述:2 PORT 64 BIT 66MHZ PCI TO PCI BRIDGE