參數(shù)資料
型號: PC28F320J3C-150
廠商: Intel Corp.
英文描述: Intel StrataFlash Memory (J3)
中文描述: 英特爾StrataFlash存儲器(J3)
文件頁數(shù): 16/72頁
文件大?。?/td> 905K
代理商: PC28F320J3C-150
256-Mbit J3 (x8/x16)
16
Datasheet
4.4
Signal Descriptions
Table 3
describes active signals used.
Table 3. Signal Descriptions (Sheet 1 of 2)
Symbol
Type
Name and Function
A0
Input
BYTE-SELECT ADDRESS:
Selects between high and low byte when the device is in x8 mode.
This address is latched during a x8 program cycle. Not used in x16 mode (i.e., the A0 input buffer
is turned off when BYTE# is high).
A[MAX:1]
Input
ADDRESS INPUTS:
Inputs for addresses during read and program operations. Addresses are
internally latched during a program cycle.
32-Mbit: A[21:0]
64-Mbit: A[22:0]
128-Mbit: A[23:0]
256-Mbit: A[24:0]
D[7:0]
Input/Output
LOW-BYTE DATA BUS:
Inputs data during buffer writes and programming, and inputs
commands during CUI writes. Outputs array, CFI, identifier, or status data in the appropriate read
mode. Data is internally latched during write operations.
D[15:8]
Input/Output
HIGH-BYTE DATA BUS:
Inputs data during x16 buffer writes and programming operations.
Outputs array, CFI, or identifier data in the appropriate read mode; not used for Status Register
reads. Data is internally latched during write operations in x16 mode. D[15-8] float in x8 mode
CE0,
CE1,
CE2
Input
CHIP ENABLES:
Activates the device’s control logic, input buffers, decoders, and sense
amplifiers. When the device is de-selected (see
Table 13 on page 33
), power reduces to standby
levels.
All timing specifications are the same for these three signals. Device selection occurs with the
first edge of CE0, CE1, or CE2 that enables the device. Device deselection occurs with the first
edge of CE0, CE1, or CE2 that disables the device (see
Table 13 on page 33
).
RP#
Input
RESET/ POWER-DOWN:
RP#-low resets internal automation and puts the device in power-
down mode. RP#-high enables normal operation. Exit from reset sets the device to read array
mode. When driven low, RP# inhibits write operations which provides data protection during
power transitions.
OE#
Input
OUTPUT ENABLE:
Activates the device’s outputs through the data buffers during a read cycle.
OE# is active low.
WE#
Input
WRITE ENABLE:
Controls writes to the CUI, the Write Buffer, and array blocks. WE# is active
low. Addresses and data are latched on the rising edge of WE#.
STS
Open Drain
Output
STATUS:
Indicates the status of the internal state machine. When configured in level mode
(default), it acts as a RY/BY# signal. When configured in one of its pulse modes, it can pulse to
indicate program and/or erase completion. For alternate configurations of the STATUS signal,
see the Configurations command. STS is to be tied to VCCQ with a pull-up resistor.
BYTE#
Input
BYTE ENABLE:
BYTE#-low places the device in x8 mode; data is input or output on D[7:0],
while D[15:8] is placed in High-Z. Address A0 selects between the high and low byte. BYTE#-
high places the device in x16 mode, and turns off the A0 input buffer. Address A1 becomes the
lowest-order address bit.
VPEN
Input
ERASE / PROGRAM / BLOCK LOCK ENABLE:
For erasing array blocks, programming data, or
configuring lock-bits.
With V
PEN
V
PENLK
, memory contents cannot be altered.
VCC
Power
CORE POWER SUPPLY: Core (logic) source voltage. Writes to the flash array are inhibited
when
V
CC
V
LKO
. Device operation at invalid Vcc voltages should not be attempted.
VCCQ
Power
I/O POWER SUPPLY:
I/O Output-driver source voltage. This ball can be tied to V
CC
.
相關(guān)PDF資料
PDF描述
PC28F640J3A-120 Intel StrataFlash Memory (J3)
PC28F640J3A-125 Intel StrataFlash Memory (J3)
PC28F640J3A-150 Intel StrataFlash Memory (J3)
PC28F640J3C-120 Intel StrataFlash Memory (J3)
PC28F256J3C-115 Intel StrataFlash Memory (J3)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PC28F320J3D75 制造商:Intel 功能描述:MM#876051_32M FLASH
PC28F320J3D-75 制造商:NUMONYX 制造商全稱:Numonyx B.V 功能描述:Numonyx Embedded Flash Memory
PC28F320J3D75A 功能描述:IC FLASH 32MBIT 75NS 64EZBGA RoHS:是 類別:集成電路 (IC) >> 存儲器 系列:StrataFlash™ 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標準包裝:136 系列:- 格式 - 存儲器:RAM 存儲器類型:SRAM - 同步,DDR II 存儲容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ
PC28F320J3D75B 功能描述:IC FLASH 32MBIT 75NS 64EZBGA RoHS:是 類別:集成電路 (IC) >> 存儲器 系列:StrataFlash™ 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標準包裝:136 系列:- 格式 - 存儲器:RAM 存儲器類型:SRAM - 同步,DDR II 存儲容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ
PC28F320J3D75D 功能描述:IC FLASH 32MBIT 75NS 64EZBGA RoHS:是 類別:集成電路 (IC) >> 存儲器 系列:StrataFlash™ 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標準包裝:136 系列:- 格式 - 存儲器:RAM 存儲器類型:SRAM - 同步,DDR II 存儲容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ