參數(shù)資料
型號: MT48V16M16LFFG
廠商: Micron Technology, Inc.
英文描述: MOBILE SDRAM
中文描述: 移動SDRAM
文件頁數(shù): 18/58頁
文件大小: 1451K
代理商: MT48V16M16LFFG
18
256Mb: x16 Mobile SDRAM
MobileRamY26L_A.p65 – Pub. 5/02
Micron Technology, Inc., reserves the right to change products or specifications without notice.
2002, Micron Technology, Inc.
256Mb: x16
MOBILE SDRAM
ADVANCE
DON’T CARE
READ
NOP
NOP
NOP
NOP
DQM
CLK
DQ
D
OUT
n
T2
T1
T4
T3
T0
COMMAND
ADDRESS
BANK,
COL
n
WRITE
D
IN
b
BANK,
COL
b
T5
DS
t
HZ
t
NOTE:
A CAS latency of three is used for illustration. The
READ command
may be to any bank, and the WRITE command may be to any bank.
DON’T CARE
READ
NOP
NOP
WRITE
NOP
CLK
T2
T1
T4
T3
T0
DQM
DQ
D
OUT
n
COMMAND
D
IN
b
ADDRESS
BANK,
n
BANK,
b
DS
t
HZ
t
t
CK
NOTE:
A CAS latency of three is used for illustration. The
READ
command may be to any bank, and the WRITE command
may be to any bank. If a burst of one is used, then DQM is
not required.
Data from any READ burst may be truncated with a
subsequent WRITE command, and data from a fixed-
length READ burst may be immediately followed by
data from a WRITE command (subject to bus turn-
around limitations). The WRITE burst may be initiated
on the clock edge immediately following the last (or last
desired) data element from the READ burst, provided
that I/O contention can be avoided. In a given system
design, there may be a possibility that the device driv-
ing the input data will go Low-Z before the SDRAM DQs
go High-Z. In this case, at least a single-cycle delay
should occur between the last read data and the WRITE
command.
The DQM input is used to avoid I/O contention, as
shown in Figures 9 and 10. The DQM signal must be
asserted (HIGH) at least two clocks prior to the WRITE
command (DQM latency is two clocks for output
buffers) to suppress data-out from the READ. Once the
WRITE command is registered, the DQs will go High-Z
(or remain High-Z), regardless of the state of the DQM
signal; provided the DQM was active on the clock just
prior to the WRITE command that truncated the READ
command. If not, the second WRITE will be an invalid
WRITE. For example, if DQM was LOW during T4 in
Figure 10, then the WRITEs at T5 and T7 would be
valid, while the WRITE at T6 would be invalid.
The DQM signal must be de-asserted prior to the
WRITE command (DQM latency is zero clocks for input
buffers) to ensure that the written data is not masked.
Figure 9 shows the case where the clock frequency al-
lows for bus contention to be avoided without adding a
NOP cycle, and Figure 10 shows the case where the
additional NOP is needed.
Figure 9
READ to WRITE
Figure 10
READ to WRITE With
Extra Clock Cycle
相關PDF資料
PDF描述
MT48H16M16LFFG MOBILE SDRAM
MT49H16M18C 288Mb SIO REDUCED LATENCY(RLDRAM II)
MT49H16M18CFM-xx 288Mb SIO REDUCED LATENCY(RLDRAM II)
MT49H32M9C 288Mb SIO REDUCED LATENCY(RLDRAM II)
MT49H32M9CFM-xx 288Mb SIO REDUCED LATENCY(RLDRAM II)
相關代理商/技術參數(shù)
參數(shù)描述
MT48V16M32L2B5-8 IT 制造商:Micron Technology Inc 功能描述:DRAM Chip Mobile SDRAM 512M-Bit 16Mx32 1.8V 90-Pin VFBGA Tray
MT48V16M32L2F5-8 IT 制造商:Micron Technology Inc 功能描述:DRAM Chip Mobile SDRAM 512M-Bit 16Mx32 1.8V 90-Pin VFBGA Tray
MT48V32M16S2FG-10 制造商:Micron Technology Inc 功能描述:32MX16 SSDRAM PLASTIC 2BOC 2.5V - Trays
MT48V32M16S2FG-8 ES 制造商:Micron Technology Inc 功能描述:DRAM CHIP MOBILE SDRAM 512MBIT 2.5V 54FBGA - Bulk