參數資料
型號: MPC106ARX83TG
元件分類: 總線控制器
英文描述: PCI BUS CONTROLLER, CBGA304
封裝: 21 X 25 MM, 3.16 MM HEIGHT, 1.27 MM PITCH, CERAMIC, BGA-304
文件頁數: 4/32頁
文件大?。?/td> 451K
代理商: MPC106ARX83TG
12
Tsi106 PowerPC Host Bridge Hardware Specifications Manual
80C1000_MA002_02
Electrical and Thermal Characteristics
Figure 2 provides the SYSCLK input timing diagram.
Figure 2. SYSCLK Input Timing Diagram
1.4.2.2 Input AC Specifications
Table 7 provides the input AC timing specifications for the Tsi106 as defined in Figure 3 and Figure 4.
These specifications are for operation between 16.67 and 33.33 MHz PCI bus clock (SYSCLK)
frequencies. Assume Vdd = AVdd = 3.3 ± 5% V DC, GND = 0 V DC, and 0
T
j 105C.
Table 6. Clock AC Timing Specifications
Num
Characteristic
SYSCLK/Core
33/66 MHz
SYSCLK/Core
33/83.3 MHz
Unit
Notes
Min
Max
Min
Max
60x processor bus (core) frequency
16.67
66
16.67
83.3
MHz
1
VCO frequency
120
200
120
200
MHz
1, 2
SYSCLK frequency
16.67
33.33
16.67
33.33
MHz
1
SYSCLK cycle time
30.0
60.0
30.0
60.0
ns
2, 3
SYSCLK rise and fall time
2.0
2.0
ns
3
4
SYSCLK duty cycle measured at 1.4 V
40
60
40
60
%
4
SYSCLK jitter
±200
±200
ps
5
Tsi106 internal PLL relock time
100
100
μs4, 6
Notes:
1
Caution: The SYSCLK frequency and PLL[0–3] settings must be chosen such that the resulting SYSCLK (bus) frequency,
CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating
frequencies. Refer to the PLL[0–3] signal description in Section 1.8, “System Design Information,” for valid PLL[0–3]
settings for available frequencies and part numbers.
2
VCO operating range for extended temperature devices is different.
3 Rise and fall times for the SYSCLK input are measured from 0.4 V to 2.4 V.
4 Timing is guaranteed by design and characterization and is not tested.
5 The total input jitter (short-term and long-term combined) must be under ±200 ps.
6 PLL-relock time is the maximum time required for PLL lock after a stable Vdd, AVdd, and SYSCLK are reached during the
power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during
the sleep and suspend power-saving modes. Also note that HRST must be held asserted for a minimum of 255 bus clocks after
the PLL-relock time (100
μs) during the power-on reset sequence.
VM
VM = Midpoint Voltage (1.4 V)
2
3
CVIL
CVIH
1
SYSCLK
VM
4
相關PDF資料
PDF描述
MPC106ARX83DG PCI BUS CONTROLLER, CBGA304
MPC106ARX66CG PCI BUS CONTROLLER, CBGA304
MPC5200BV400 400 MHz, MICROPROCESSOR, PBGA272
MPC5200CBV266R2 266 MHz, MICROPROCESSOR, PBGA272
MPC5200CBV266BR2 266 MHz, MICROPROCESSOR, PBGA272
相關代理商/技術參數
參數描述
MPC-108 制造商:Greenlee Textron Inc 功能描述:Unspecified Tools & Accessories ADAPTER,MATING BULKHEAD
MPC108100J 功能描述:厚膜電阻器 - 透孔 MPC10 10R 5% RoHS:否 制造商:Caddock 電阻:27 kOhms 容差:1 % 功率額定值:8 W 溫度系數:50 PPM / C 系列:MS 端接類型:Axial 電壓額定值:2 kV 工作溫度范圍:- 15 C to + 275 C 尺寸:8.89 mm Dia. x 23.11 mm L 封裝:Bulk
MPC108101J 制造商:TE Connectivity 功能描述:RESISTOR 10 WATT 100R 5%
MPC108102J 功能描述:厚膜電阻器 - 透孔 MPC10 1K0 5% RoHS:否 制造商:Caddock 電阻:27 kOhms 容差:1 % 功率額定值:8 W 溫度系數:50 PPM / C 系列:MS 端接類型:Axial 電壓額定值:2 kV 工作溫度范圍:- 15 C to + 275 C 尺寸:8.89 mm Dia. x 23.11 mm L 封裝:Bulk
MPC108103J 功能描述:厚膜電阻器 - 透孔 MPC10 10K 5% RoHS:否 制造商:Caddock 電阻:27 kOhms 容差:1 % 功率額定值:8 W 溫度系數:50 PPM / C 系列:MS 端接類型:Axial 電壓額定值:2 kV 工作溫度范圍:- 15 C to + 275 C 尺寸:8.89 mm Dia. x 23.11 mm L 封裝:Bulk