參數(shù)資料
型號(hào): LTC4222CG#PBF
廠商: Linear Technology
文件頁(yè)數(shù): 12/32頁(yè)
文件大小: 339K
描述: IC CTRLR DUAL HOT SWAP 36-SSOP
標(biāo)準(zhǔn)包裝: 37
類(lèi)型: 熱交換控制器
應(yīng)用: 通用
內(nèi)部開(kāi)關(guān): 無(wú)
電源電壓: 2.9 V ~ 29 V
工作溫度: 0°C ~ 70°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 36-SSOP(0.209",5.30mm 寬)
供應(yīng)商設(shè)備封裝: 36-SSOP
包裝: 管件
LTC4222
12
4222fb
When the CONFIG pin is high the two channels work
completely independently and ignore the behavior of the
other channel. This allows for the channels to start up in
sequence by connecting the GPIO (power good) output of
one channel to the UV pin of the other channel.
The two channels share the TIMER and SS (soft-start)
pins that control start-up behavior. If the CONFIG pin is
high and one channel is enabled while the other channel
is starting up, the LTC4222 will wait for the start-up cycle
to end before starting up the second channel to ensure
that it gets a full timer cycle. The exception to this is the
ON pins, which turn on the corresponding channel imme-
diately. When both channels start up simultaneously, the
inrush current for both channels is limited by whichever
FB pin is lowest.
Included in the LTC4222 is a 10-bit A/D signal. The 6-input
multiplexer ahead of the A/D converter allows to select
between the two ADIN pins, the two SOURCE pins and
the two current sense devices.
An I
2
C interface is provided to read the A/D registers. It
also allows the host to poll the device and determine if
faults have occurred. If the ALERT line is configured as
an interrupt, the host is enabled to respond to faults in
real time. The SDA line is divided into an SDAI (input)
and SDAO (output). This simplifies applications using an
optoisolator driven directly from the SDAO output. The
I
2
C device address is forwarded to the address decoder
from the ADR0, ADR1 and ADR2 pins. These inputs have
three states each that decode into a total of 27 device
addresses.
OPERATION
APPLICATIONS INFORMATION
A typical LTC4222 application is in a high availability system
in which two positive voltage supplies are distributed to
one or more cards. The device measures card voltages
and currents and records past and present fault conditions
for both channels. The system queries each LTC4222 over
the I
2
C periodically and reads status and measurement
information.
A basic LTC4222 application circuit is shown in Figure 1.
The following sections cover turn-on, turn-off and acts
upon various faults that the LTC4222 detects. External
component selection is discussed in detail in the Design
Example section.
Turn-On Sequence
The power supplies on a board are controlled by using
external N-channel pass transistors (Q1 and Q2) placed
in the power path. Note that resistor R
Sn
 provides current
detection. Resistors R1n, R2n and R3n define undervoltage
and overvoltage levels for the two channels. R5n prevents
high frequency oscillations in Qn and R6n. C1n forms an
optional network that may be used to provide an output
dV/dt limited start-up.
Several conditions must be present before the external
MOSFET for a given channel turns on. First the external
supplies, V
DDn
, must exceed their 2.44V undervoltage
lockout levels. Next the internally generated supply, INTV
CC
,
must cross its 2.64V undervoltage threshold. This gener-
ates a 60祍 to 120祍 power-on-reset pulse. During reset
the fault registers are cleared and the control registers are
set or cleared as described in the register section.
After a power-on-reset pulse, the LTC4222 goes through the
following turn-on sequence for one or both channels. First
the UV and OV comparators indicate that input power is
within the acceptable range, which is indicated by STATUS
bits 0 to 1 in Table 5. Second, the EN pin is externally pulled
low. Finally, all of these conditions must be satisfied for
the duration of 100ms to ensure that any contact bounce
during insertion has ended. Additionally, if the CONFIG pin
is low all initial conditions for both channels must be met
before the pair are allowed to turn on together.
When these initial conditions are satisfied, the ON pin
is checked and its state written to bit 3 in the CONTROL
register (Table 3). If it is high, the external MOSFET is
turned on. If the ON pin is low, the external MOSFET is
turned on when the ON pin is brought high or if a serial bus
turn-on command is sent by setting CONTROL bit 3. If the
CONFIG pin is low, either both ON pins must be high or
both CONTROL registers third bits must be set in order for
the external MOSFETs to be turned on simultaneously.
相關(guān)PDF資料
PDF描述
LTC4223CDHD-2#PBF IC CNTRLR HOT SWAP DUAL 16-DFN
LTC4224IDDB-2#TRPBF IC CNTRLR HOT SWAP DUAL 10-DFN
LTC4225IGN-1#PBF IC CONTROLLER HOT SWAP 24-SSOP
LTC4230CGN#TRPBF IC CONTRLLR HOT SWAP TRPL 20SSOP
LTC4232CDHC#TRPBF IC CTLR HOT SWAP 5A 16-DFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LTC4222CG-TRPBF 制造商:LINER 制造商全稱:Linear Technology 功能描述:Dual Hot Swap Controller with I2C Compatible Monitoring
LTC4222CUH#PBF 功能描述:IC CTRLR DUAL HOT SWAP 32-QFN RoHS:是 類(lèi)別:集成電路 (IC) >> PMIC - 熱交換 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:119 系列:- 類(lèi)型:熱交換控制器 應(yīng)用:通用型,PCI Express? 內(nèi)部開(kāi)關(guān):無(wú) 電流限制:- 電源電壓:3.3V,12V 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:80-TQFP 供應(yīng)商設(shè)備封裝:80-TQFP(12x12) 包裝:托盤(pán) 產(chǎn)品目錄頁(yè)面:1423 (CN2011-ZH PDF)
LTC4222CUH#TRPBF 功能描述:IC CTRLR DUAL HOT SWAP 32-QFN RoHS:是 類(lèi)別:集成電路 (IC) >> PMIC - 熱交換 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:119 系列:- 類(lèi)型:熱交換控制器 應(yīng)用:通用型,PCI Express? 內(nèi)部開(kāi)關(guān):無(wú) 電流限制:- 電源電壓:3.3V,12V 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:80-TQFP 供應(yīng)商設(shè)備封裝:80-TQFP(12x12) 包裝:托盤(pán) 產(chǎn)品目錄頁(yè)面:1423 (CN2011-ZH PDF)
LTC4222CUH-PBF 制造商:LINER 制造商全稱:Linear Technology 功能描述:Dual Hot Swap Controller with I2C Compatible Monitoring
LTC4222CUH-TRPBF 制造商:LINER 制造商全稱:Linear Technology 功能描述:Dual Hot Swap Controller with I2C Compatible Monitoring