參數(shù)資料
型號: GS81302T09E-375T
廠商: GSI TECHNOLOGY
元件分類: SRAM
英文描述: 16M X 9 DDR SRAM, 0.45 ns, PBGA165
封裝: 15 X 17 MM, 1 MM PITCH, FPBGA-165
文件頁數(shù): 11/36頁
文件大小: 1243K
代理商: GS81302T09E-375T
GS81302T08/09/18/36E-375/350/333/300/250
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.03 4/2011
19/36
2011, GSI Technology
AC Electrical Characteristics
Parameter
Symbol
-375
-350
-333
-300
-250
Units
Notes
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Clock
K, K Clock Cycle Time
C, C Clock Cycle Time
tKHKH
tCHCH
2.66
8.4
2.86
8.4
3.0
4.5
3.3
4.5
4.0
8.4
ns
tKC Variable
tKCVar
0.2
0.2
0.2
0.2
0.2
ns
6
K, K Clock High Pulse Width
C, C Clock High Pulse Width
tKHKL
tCHCL
1.06
1.14
1.2
1.32
1.6
ns
K, K Clock Low Pulse Width
C, C Clock Low Pulse Width
tKLKH
tCLCH
1.06
1.14
1.2
1.32
1.6
ns
K to K High
C to C High
tKHKH
tCHCH
1.13
1.23
1.35
1.49
1.8
ns
K to K High
C to C High
tKHKH
tCHCH
1.13
1.23
1.35
1.49
1.8
ns
K, K Clock High to C, C Clock High
tKHCH
0
1.21
0
1.29
0
1.35
0
1.49
0
1.8
ns
DLL Lock Time
tKCLock
2048
2048
2048
2048
2048
cycle
7
K Static to DLL reset
tKCReset
30
30
30
30
30
ns
Output Times
K, K Clock High to Data Output Valid
C, C Clock High to Data Output Valid
tKHQV
tCHQV
0.45
0.45
0.45
0.45
0.45
ns
4
K, K Clock High to Data Output Hold
C, C Clock High to Data Output Hold
tKHQX
tCHQX
–0.45
–0.45
–0.45
–0.45
–0.45
ns
4
K, K Clock High to Echo Clock Valid
C, C Clock High to Echo Clock Valid
tKHCQV
tCHCQV
0.45
0.45
0.45
0.45
0.45
ns
K, K Clock High to Echo Clock Hold
C, C Clock High to Echo Clock Hold
tKHCQX
tCHCQX
–0.45
–0.45
–0.45
–0.45
–0.45
ns
CQ, CQ High Output Valid
tCQHQV
0.2
0.23
0.25
0.27
0.30
ns
8
CQ, CQ High Output Hold
tCQHQX
–0.2
–0.23
–0.25
–0.27
–0.30
ns
8
CQ Phase Distortion
tCQHCQH
0.9
1.0
1.10
1.24
1.55
ns
K Clock High to Data Output High-Z
C Clock High to Data Output High-Z
tKHQZ
tCHQZ
0.45
0.45
0.45
0.45
0.45
ns
4
K Clock High to Data Output Low-Z
C Clock High to Data Output Low-Z
tKHQX1
tCHQX1
–0.45
–0.45
–0.45
–0.45
–0.45
ns
4
Setup Times
Address Input Setup Time
tAVKH
0.4
0.4
0.4
0.4
0.5
ns
1
Control Input Setup Time(R/ W) (LD)
tIVKH
0.4
0.4
0.4
0.4
0.5
ns
2
Control Input Setup Time
(BWX) (NWX)
tIVKH
0.28
0.28
0.28
0.3
0.35
ns
3
Data Input Setup Time
tDVKH
0.28
0.28
0.28
0.3
0.35
ns
相關(guān)PDF資料
PDF描述
GS81302T18E-350T 8M X 18 DDR SRAM, 0.45 ns, PBGA165
GS81302T10E-350I 16M X 9 DDR SRAM, 0.45 ns, PBGA165
GS81302T110E-450T 16M X 9 DDR SRAM, 0.37 ns, PBGA165
GS816136CGD-250T 512K X 36 CACHE SRAM, 5.5 ns, PBGA165
GS8161EV32BD-200 512K X 32 CACHE SRAM, 6.5 ns, PBGA165
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS81302T36GE-333 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 144MBIT 4MX36 0.45NS 165FPBGA - Trays
GS81302T36GE-333I 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 144MBIT 4MX36 0.45NS 165FPBGA - Trays
GS815018AB 制造商:GSI 制造商全稱:GSI Technology 功能描述:1M x 18, 512K x 36 18Mb Register-Register Late Write SRAM
GS815018AB-250 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V 18MBIT 1MX18 2NS 119FPBGA - Trays
GS815018AB-250I 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 2.5V 18MBIT 1MX18 2NS 119FPBGA - Trays