參數(shù)資料
型號: GS81302D08E-333
廠商: GSI TECHNOLOGY
元件分類: SRAM
英文描述: 16M X 8 DDR SRAM, 0.45 ns, PBGA165
封裝: 15 X 17 MM, 1 MM PITCH, FPBGA-165
文件頁數(shù): 32/34頁
文件大?。?/td> 536K
代理商: GS81302D08E-333
GS81302D08/09/18/36E-375/350/333/300/250
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.04 4/2011
7/34
2011, GSI Technology
Background
Separate I/O SRAMs, from a system architecture point of view, are attractive in applications where alternating reads and writes are
needed. Therefore, the SigmaQuad-II SRAM interface and truth table are optimized for alternating reads and writes. Separate I/O
SRAMs are unpopular in applications where multiple reads or multiple writes are needed because burst read or write transfers from
Separate I/O SRAMs can cut the RAM’s bandwidth in half.
Alternating Read-Write Operations
SigmaQuad-II SRAMs follow a few simple rules of operation.
- Read or Write commands issued on one port are never allowed to interrupt an operation in progress on the other port.
- Read or Write data transfers in progress may not be interrupted and re-started.
- R and W high always deselects the RAM.
- All address, data, and control inputs are sampled on clock edges.
In order to enforce these rules, each RAM combines present state information with command inputs. See the Truth Table for
details.
SigmaQuad-II B4 SRAM DDR Read
The status of the Address Input, W, and R pins are sampled by the rising edges of K. W and R high causes chip disable. A low on
the Read Enable-bar pin, R, begins a read cycle. R is always ignored if the previous command loaded was a read command. Data
can be clocked out after the next rising edge of K with a rising edge of C (or by K if C and C are tied high), after the following
rising edge of K with a rising edge of C (or by K if C and C are tied high), after the next rising edge of K with a rising edge of C,
and after the following rising edge of K with a rising edge of C. Clocking in a high on the Read Enable-bar pin, R, begins a read
port deselect cycle.
Read A
NOP
Read B
Write C
Read D
Write E
NOP
A
B
C
D
E
C
C+1
C+2
C+3
E
E+1
C
C+1
C+2
C+3
E
E+1
A
A+1
A+2
A+3
B
B+1
B+2
B+3
D
D+1
D+2
K
Address
R
W
BWx
D
C
Q
CQ
相關(guān)PDF資料
PDF描述
GS81302D37GE-400I 4M X 36 DDR SRAM, 0.45 ns, PBGA165
GS81302D10E-300I 16M X 9 DDR SRAM, 0.45 ns, PBGA165
GS81302T09E-375T 16M X 9 DDR SRAM, 0.45 ns, PBGA165
GS81302T18E-350T 8M X 18 DDR SRAM, 0.45 ns, PBGA165
GS81302T10E-350I 16M X 9 DDR SRAM, 0.45 ns, PBGA165
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS81302D10E-300 制造商:GSI Technology 功能描述:GS81302D10E-300 - Trays
GS81302D10E-333 制造商:GSI Technology 功能描述:GS81302D10E-333 - Trays
GS81302D10E-333I 制造商:GSI Technology 功能描述:GS81302D10E-333I - Trays
GS81302D10E-350 制造商:GSI Technology 功能描述:165 FBGA - Bulk
GS81302D10E-375 制造商:GSI Technology 功能描述:GS81302D10E-375 - Trays