參數(shù)資料
型號(hào): FLEX8000
廠商: Altera Corporation
英文描述: PROGRAMMABLE LOGIC DEVICES FAMILY
中文描述: 系列可編程邏輯元件
文件頁數(shù): 34/61頁
文件大?。?/td> 979K
代理商: FLEX8000
34
Altera Corporation
FLEX 8000 Programmable Logic Device Family Data Sheet
Notes to tables:
(1)
Internal timing parameters cannot be measured explicitly. They are worst-case delays based on testable and
external parameters specified by Altera. Internal timing parameters should be used for estimating device
performance. Post-compilation timing simulation or timing analysis is required to determine actual worst-case
performance.
(2)
These values are specified under
“FLEX 8000 3.3-V Device Recommended Operating Conditions”
on
page 29
.
(3)
For the
t
OD3
and
t
ZX3
parameters, V
CCIO
= 3.3 V or 5.0 V.
(4)
The
t
ROW
and
t
DIN_D
delays are worst-case values for typical applications. Post-compilation timing simulation or
timing analysis is required to determine actual worst-case performance.
(5)
External reference timing characteristics are factory-tested, worst-case values specified by Altera. A representative
subset of signal paths is tested to approximate typical device applications.
(6)
For more information on test conditions, see
Application Note 76
(
Understanding FLEX 8000 Timing
)
in this data book.
(7)
This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This
parameter applies to global and non-global clocking, and for LE and I/O element registers.
The FLEX 8000 timing model shows the delays for various paths and
functions in the circuit. See
Figure 19
. This model contains three distinct
parts: the LE; the IOE; and the interconnect, including the row and column
FastTrack Interconnect, LAB local interconnect, and carry and cascade
interconnect paths. Each parameter shown in
Figure 19
is expressed as a
worst-case value in the “Timing Parameters” tables in this data sheet.
Hand-calculations that use the FLEX 8000 timing model and these timing
parameters can be used to estimate FLEX 8000 device performance.
Timing simulation or timing analysis after compilation is required to
determine the final worst-case performance.
Table 12
summarizes the
interconnect paths shown in
Figure 19
.
f
For more information on timing parameters, go to
Application Note 76
(Understanding FLEX 8000 Timing)
in this data book.
Table 12. FLEX 8000 Timing Model Interconnect Paths
Source
Destination
Total Delay
LE-Out
LE in same LAB
t
LOCAL
t
ROW
+ t
LOCAL
t
COL
+ t
ROW
+ t
LOCAL
t
COL
t
ROW
t
ROW
+ t
LOCAL
t
COL
+ t
ROW
+ t
LOCAL
LE-Out
LE in same row, different LAB
LE-Out
LE in different row
LE-Out
IOE on column
LE-Out
IOE on row
IOE on row
LE in same row
IOE on column
Any LE
相關(guān)PDF資料
PDF描述
FLL120MK L-Band Medium & High Power GaAs FET
FLL200IB-1 L-Band Medium & High Power GaAs FET
FLL200IB-2 L-Band Medium & High Power GaAs FET
FLL200IB-3 L-Band Medium & High Power GaAs FET
FLL21E004ME High Voltage - High Power GaAs FET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
FLEX8000_1 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:Programmable Logic Device Family
FLEXB-107/0.127 制造商:OKI Electric Cable 功能描述:
FLEXB-147/0.127 制造商:OKI Electric Cable 功能描述:
FLEXB-207/0.127 制造商:OKI Electric Cable 功能描述:
FLEX-B2100-7/0.1 制造商:YAMAICHI 制造商全稱:Yamaichi Electronics Co., Ltd. 功能描述:25MIL (0.635mm) OKIFLEX-B&S Type (150V, 105°C)