ADF4193
Data Sheet
Rev. F | Page 6 of 32
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
05328-
003
1
CMR
2
AOUT
3
SW3
NOTES:
1. THE EXPOSED PAD MUST BE CONNECTED TO AGND.
4
AGND1
5
RFIN–
6
RFIN+
7
AVDD1
24
VP2
23
RSET
22
AGND2
21
DGND3
20
VP1
19
LE
18
DATA
17
CLK
8
DVDD1
ADF4193
TOP VIEW
9
D
G
ND
1
10
DV
DD
2
1
RE
F
IN
12
D
G
ND
2
13
DV
DD
3
14
SD
G
ND
15
S
DV
DD
16
M
UX
O
UT
32
V
P
3
31
AI
N+
30
CP
O
UT
+
29
SW
1
28
SW
G
ND
27
SW
2
26
CP
O
UT
–
25
AI
N–
PIN 1
INDICATOR
Figure 3. Pin Configuration
Table 4. Pin Function Descriptions
Pin No.
Mnemonic
Description
1
CMR
Common-Mode Reference Voltage for the Differential Amplifier’s Output Voltage Swing. Internally biased to
three-fifths of VP3. Requires a 0.1 F capacitor to ground.
2
AOUT
Differential Amplifier Output to Tune the External VCO.
3
SW3
Fast-Lock Switch 3. Closed while SW3 timeout counter is active.
4
AGND1
Analog Ground. This is the ground return pin for the differential amplifier and the RF section.
5
RFIN
Complementary Input to the RF Prescaler. This point must be decoupled to the ground plane with a small bypass
capacitor, typically 100 pF.
6
RFIN+
Input to the RF Prescaler. This small signal input is ac-coupled to the external VCO.
7
AVDD1
Power Supply Pin for the RF Section. Nominally 3 V. A 100 pF decoupling capacitor to the ground plane should be
placed as close as possible to this pin.
8
DVDD1
Power Supply Pin for the N Divider. Should be the same voltage as AVDD1. A 0.1 F decoupling capacitor to ground
should be placed as close as possible to this pin.
9
DGND1
Ground Return Pin for DVDD1.
10
DVDD2
Power Supply Pin for the REFIN Buffer and R Divider. Nominally 3 V. A 0.1 F decoupling capacitor to ground
should be placed as close as possible to this pin.
11
REFIN
Reference Input. This is a CMOS input with a nominal threshold of VDD/2 and a dc equivalent input resistance of
100 k (s
ee Figure 15). This input can be driven from a TTL or CMOS crystal oscillator or it can be ac-coupled.
12
DGND2
Ground Return Pin for DVDD2 and DVDD3.
13
DVDD3
Power Supply Pin for the Serial Interface Logic. Nominally 3 V.
14
SDGND
Ground Return Pin for the Σ-Δ Modulator.
15
SDVDD
Power Supply Pin for the Digital Σ-Δ Modulator. Nominally 3 V. A 0.1 F decoupling capacitor to the ground plane
should be placed as close as possible to this pin.
16
MUXOUT
Multiplexer Output. This multiplexer output allows either the lock detect, the scaled RF, or the scaled reference
17
CLK
Serial Clock Input. Data is clocked into the 24-bit shift register on the CLK rising edge. This input is a high
impedance CMOS input.
18
DATA
Serial Data Input. The serial data is loaded MSB first with the three LSBs as the control bits. This input is a high
impedance CMOS input.
19
LE
Load Enable, CMOS Input. When LE goes high, the data stored in the shift register is loaded into the register that is
selected by the three LSBs.
20
VP1
Power Supply Pin for the Phase Frequency Detector (PFD). Nominally 5 V, should be at the same voltage at VP2.
A 0.1 F decoupling capacitor to ground should be placed as close as possible to this pin.
21
DGND3
Ground Return Pin for VP1.
22
AGND2
Ground Return Pin for VP2.