參數(shù)資料
型號(hào): EVAL-AD7366SDZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 9/29頁(yè)
文件大小: 0K
描述: BOARD EVAL FOR AD7366
標(biāo)準(zhǔn)包裝: 1
系列: iCMOS®
ADC 的數(shù)量: 2
位數(shù): 12
采樣率(每秒): 1M
數(shù)據(jù)接口: 串行
輸入范圍: ±10 V
在以下條件下的電源(標(biāo)準(zhǔn)): 70mW @ 1MSPS
工作溫度: -40°C ~ 85°C
已用 IC / 零件: AD7366
已供物品:
AD7366/AD7367
Rev. D | Page 16 of 28
THEORY OF OPERATION
CIRCUIT INFORMATION
The AD7366/AD7367 are fast, dual, 2-channel, 12-/14-bit,
bipolar input, simultaneous sampling, serial ADCs. The
AD7366/AD7367 can accept bipolar input ranges of ±10 V
and ±5 V. They can also accept a unipolar input range of 0 V to
10 V. The AD7366/AD7367 require VDD and VSS dualsupplies
for the high voltage analog input structures. These supplies must
be equal to or greater than ±11.5 V. See Table 7 for the minimum
requirements on these supplies for each analog input range. The
AD7366/AD7367 require a low voltage 4.75 V to 5.25 V AVCC
supply to power the ADC core.
Table 7. Reference and Supply Requirements for Each
Analog Input Range
Selected
Analog Input
Range (V)
Reference
Voltage (V)
Full-Scale
Input
Range (V)
AVCC (V)
Minimum
VDD/VSS(V)
±10
2.5
±10
5
±11.5
3.0
±12
5
±12
±5
2.5
±5
5
±11.5
3.0
±6
5
±11.5
0 to 10
2.5
0 to 10
5
±11.5
3.0
0 to 12
5
±12
The AD7366/AD7367 contain two on-chip, track-and-hold
amplifiers, two successive approximation ADCs, and a serial
interface with two separate data output pins. The AD7366/AD7367
are available in a 24-lead TSSOP, offering the user considerable
space-saving advantages over alternative solutions. The AD7366/
AD7367 require a CNVST signal to start conversion. On the
falling edge of CNVST, both track-and-holds are placed into
hold mode and the conversions are initiated. The BUSY signal
goes high to indicate that the conversions are taking place. The
clock source for each successive approximation ADC is provided
by an internal oscillator. The BUSY signal goes low to indicate
the end of conversion. On the falling edge of BUSY, the track-
and-hold returns to track mode. When the conversion is
finished, the serial clock input accesses data from the part.
The AD7366/AD7367 have an on-chip 2.5 V reference that can
be disabled if an external reference is preferred. If the internal
reference is to be used elsewhere in a system, the output from
DCAPA and DCAPB must first be buffered. On power-up, the
REFSEL pin must be tied to either a high or low logic state to
select either the internal or external reference option. If the
internal reference is the preferred option, the user must tie the
REFSEL pin logic high. Alternatively, if REFSEL is tied to GND
then an external reference can be supplied to both ADCs
through the DCAPA and DCAPB pins.
The analog inputs are configured as two single-ended inputs
for each ADC. The input voltage range can be selected by
programming the RANGE bits as shown in Table 8.
CONVERTER OPERATION
The AD7366/AD7367 have two successive approximation
ADCs, each based around two capacitive DACs. Figure 16 and
Figure 17 show simplified schematics of an ADC in acquisition
and conversion phases. The ADC comprises control logic, a
SAR, and a capacitive DAC. In Figure 16 (the acquisition phase),
SW2 is closed and SW1 is in Position A, the comparator is held
in a balanced condition, and the sampling capacitor arrays
acquire the signal on the input.
VIN
AGND
A
B
SW1
SW2
COMPARATOR
CAPACITIVE
DAC
CONTROL
LOGIC
06703-
018
Figure 16. ADC Acquisition Phase
When the ADC starts a conversion (see Figure 17), SW2 opens
and SW1 moves to Position B, causing the comparator to
become unbalanced. The control logic and the charge redis-
tribution DAC are used to add and subtract fixed amounts of
charge from the sampling capacitor to bring the comparator
back into a balanced condition. When the comparator is
balanced again, the conversion is complete. The control logic
generates the ADC output code.
VIN
AGND
A
B
SW1
SW2
COMPARATOR
CAPACITIVE
DAC
CONTROL
LOGIC
06703-
019
Figure 17. ADC Conversion Phase
ANALOG INPUTS
Each ADC in the AD7366/AD7367 has two single-ended
analog inputs. Figure 18 shows the equivalent circuit of the
analog input structure of the AD7366/AD7367. The two diodes
provide ESD protection. Care must be taken to ensure that the
analog input signals never exceed the supply rails by more than
300 mV. This causes these diodes to become forward-biased
and to start conducting current into the substrate. These diodes
can conduct up to 10 mA without causing irreversible damage
to the part. The resistors are lumped components made up of
the on resistance of the switches. The value of these resistors is
typically about 170 . Capacitor C1 can primarily be attributed
to pin capacitance, while Capacitor C2 is the sampling capacitor
of the ADC. The total lumped capacitance of C1 and C2 is
approximately 9 pF for the ±10 V input range and approxi-
mately 13 pF for all other input ranges.
相關(guān)PDF資料
PDF描述
EBC15DRTS-S734 CONN EDGECARD 30POS DIP .100 SLD
EBC43DCMD CONN EDGECARD 86POS .100 WW
ESC06DRTN-S734 CONN EDGECARD 12POS DIP .100 SLD
EVAL-AD7328SDZ BOARD EVAL FOR AD7328
ESC06DRTH-S734 CONN EDGECARD 12POS DIP .100 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD7367CBZ 制造商:AD 制造商全稱:Analog Devices 功能描述:True Bipolar Input, Dual 1 レs, 12-/14-Bit, 2-Channel SAR ADCs
EVAL-AD7367SDZ 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 EVALUATION CONTROL BOARD I.C. RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評(píng)估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
EVAL-AD7376EBZ 功能描述:BOARD EVAL FOR AD7376 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-AD7400AEBZ 制造商:Analog Devices 功能描述:EVALUATION BOARD I.C. - Bulk
EVAL-AD7400AEDZ 功能描述:BOARD EVAL AD7400A RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:iCoupler® 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件