參數(shù)資料
型號: EPM7128ABC100-6
廠商: ALTERA CORP
元件分類: PLD
英文描述: EE PLD, 6 ns, PBGA100
文件頁數(shù): 12/51頁
文件大小: 1559K
代理商: EPM7128ABC100-6
596
Altera Corporation
MAX 7000A Programmable Logic Device Family Data Sheet
Preliminary Information
...and More
Features
s
MultiVoltTM I/O interface enabling device core to run at 3.3 V, while
I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels
s
Pin counts ranging from 44 to 256 in a variety of thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space-
saving FineLine BGATM, and plastic J-lead chip carrier (PLCC)
packages
s
Supports hot-socketing in MAX 7000AE devices
s
Programmable interconnect array (PIA) continuous routing structure
for fast, predictable performance
s
Peripheral component interconnect (PCI) compatible
s
Bus friendly architecture including programmable slew-rate control
s
Open-drain output option
s
Programmable macrocell registers with individual clear, preset,
clock, and clock enable controls
s
Programmable power-up states for macrocell registers in
MAX 7000AE devices
s
Programmable power-saving mode for 50% or greater power
reduction in each macrocell
s
Configurable expander product-term distribution, allowing up to
32 product terms per macrocell
s
Programmable security bit for protection of proprietary designs
s
6 to 10 pin- or logic-driven output enable signals
s
Two global clock signals with optional inversion
s
Enhanced interconnect resources for improved routability
s
Fast input setup times provided by a dedicated path from I/O pin to
macrocell registers
s
Programmable output slew-rate control
s
Programmable ground pins
s
Software design support and automatic place-and-route provided by
Altera’s MAX+PLUS II development system for Windows-based
PCs and Sun SPARCstation, HP 9000 Series 700/800, and IBM RISC
System/6000 workstations, and the QuartusTM development system
for Windows-based PCs and Sun SPARCstation and HP 9000
Series 700 workstations
s
Additional design entry and simulation support provided by EDIF
2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM),
Verilog HDL, VHDL, and other interfaces to popular EDA tools from
manufacturers such as Cadence, Exemplar Logic, Mentor Graphics,
OrCAD, Synopsys, Synplicity, and VeriBest
s
Programming support with Altera’s Master Programming Unit
(MPU), BitBlasterTM serial download cable, and ByteBlasterMVTM
parallel port download cable, as well as programming hardware
from third-party manufacturers and any JamTM File (.jam),
Jam Byte-Code File (.jbc), or Serial Vector Format File- (.svf) capable
in-circuit tester
相關(guān)PDF資料
PDF描述
EPM7128ABC100-7 EE PLD, 7.5 ns, PBGA100
EPM7128ABI100-10 EE PLD, 10 ns, PBGA100
EPM7128ABI100-12 EE PLD, 12 ns, PBGA100
EPM7128ABI100-6 EE PLD, 6 ns, PBGA100
EPM7128ABI100-7 EE PLD, 7.5 ns, PBGA100
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM7128AE 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:Programmable Logic Device
EPM7128AEFC100-10 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 128 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7128AEFC100-10N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 128 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7128AEFC100-5 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 128 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7128AEFC100-5N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 128 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100