參數(shù)資料
型號: EPM2210GF324A4N
廠商: ALTERA CORP
元件分類: PLD
英文描述: FLASH PLD, PBGA324
封裝: 19 X 19 MM, 1 MM PITCH, LEAD FREE, FBGA-324
文件頁數(shù): 73/108頁
文件大小: 1342K
代理商: EPM2210GF324A4N
Altera Corporation
4–7
December 2007
MAX II Device Handbook, Volume 1
Hot Socketing and Power-On Reset in MAX II Devices
Entry into user mode is gated by whether all VCCIO banks are powered
with sufficient operating voltage. If VCCINT and VCCIO are powered
simultaneously, the device enters user mode within the tCONFIG
specifications. If VCCIO is powered more than tCONFIG after VCCINT, the
device does not enter user mode until 2 s after all VCCIO banks are
powered.
For MAX II and MAX IIG devices, when in user mode, the POR circuitry
continues to monitor the VCCINT (but not VCCIO) voltage level to detect a
brown-out condition. If there is a VCCINT voltage sag at or below 1.4 V
during user mode, the POR circuit resets the SRAM and tri-states the I/O
pins. Once VCCINT rises back to approximately 1.7 V (or 1.55 V for
MAX IIG devices), the SRAM download restarts and the device begins to
operate after tCONFIG time has passed.
For MAX IIZ devices, the POR circuitry does not monitor the VCCINT and
VCCIO voltage levels after the device enters user mode. If there is a VCCINT
voltage sag below 1.4 V during user mode, the functionality of the device
will not be guaranteed and you must power down the VCCINT to 0 V for a
minimum of 10 s before powering the VCCINT and VCCIO up again. Once
VCCINT rises from 0 V back to approximately 1.55 V, the SRAM download
restarts and the device begins to operate after tCONFIG time has passed.
Figure 4–5 shows the voltages for POR of MAX II, MAX IIG, and
MAX IIZ devices during power-up into user mode and from user mode
to power-down or brown-out.
相關(guān)PDF資料
PDF描述
EPM2210GF324A5N FLASH PLD, PBGA324
EPM7064BFC100-3 EE PLD, 3.5 ns, PBGA100
EPM7064BFC100-5 EE PLD, 3.5 ns, PBGA100
EPM7064BFC100-7 EE PLD, 3.5 ns, PBGA100
EPM7064BTC100-3 EE PLD, 3.5 ns, PQFP100
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM2210GF324C3 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210GF324C3N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210GF324C4 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210GF324C4N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210GF324C5 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100