參數(shù)資料
型號: AM79C930
廠商: Advanced Micro Devices, Inc.
英文描述: PCnet-Mobile Single-Chip Wireless LAN Media Access Controller
中文描述: PCnet -移動單芯片無線局域網(wǎng)媒體接入控制器
文件頁數(shù): 82/161頁
文件大?。?/td> 691K
代理商: AM79C930
AMD
P R E L I M I N A R Y
82
Am79C930
MIR3: Power Down Length Count [15:8] (PDLC)
This register is used to determine the length of power
down cycles. Before execution of the power down se-
quence, the 80188 core must load the PDLC counter.
Upon execution of the power down sequence, the PDLC
value will be counted down to zero and the power down
cycle will end.
Bit
Name
Reset Value
Description
0
PDLC[15:8]
00h
Middle 8 bits of the length of the power down counter. The resolu-
tion of the power down length counter is in increments of PMX1/2
periods. The nominal PMX1/2 crystal value is 32.768 kHz, resulting
in a resolution of 31.25
μ
s.
MIR4: Power Down Length Count [22:16] (PDLC)
This register is used to determine the length of power
down cycles. Before execution of the power down se-
quence, the 80188 core must load the PDLC counter.
Upon execution of the power down sequence, the PDLC
value will be counted down to zero and the power down
cycle will end.
Bit
Name
Reset Value
Description
7
PERMAREST
0
When set to a 1, this bit prevents the normal termination of the
power down sequence, such that the PDLC and PUCT counts are
ignored, and the power down mode is only exited when the
PCMCIA PWRDWN bit is written with a 0, or when the SIR0
DISPWDN bit is written with a 1.
Upper 7 bits of the length of the power down counter. The resolution
of the power down length counter is in increments of PMX1/2 peri-
ods. The nominal PMX1/2 crystal value is 32.768 kHz, resulting in a
resolution of 31.25
μ
s.
6:0
PDLC[22:16]
00h
MIR5: Free Count [7:0] (FCNT)
This register is a read-only register.
Do not write to this
register or unexpected consequences will result.
This register gives the value of the lowest byte of the free
running count. The free running count is a 24-bit counter
that uses the PMX1/2 clock as its basis. The free run-
ning count is reset only when the reset pin is asserted.
Timer resolution is 31.25
μ
s when PMX1/2 has a fre-
quency of 32.768 kHz.
Bit
Name
Reset Value
Description
7:0
FCNT[7:0]
00h
Least significant byte of the free running count.
MIR6: Free Count [15:8] (FCNT)
This register gives the value of the lowest byte of the free
running count. The free running count is a 24-bit counter
that uses the 32 kHz clock as its basis. The free running
count is reset only when the reset pin is asserted. Timer
resolution is 31.25
μ
s when PMX1/2 has a frequency of
32.768 kHz.
Bit
Name
Reset Value
Description
7:0
FCNT[15:8]
00h
Middle byte of the free running count.
MIR7: Free Count [23:16] (FCNT)
This register gives the value of the lowest byte of the free
running count. The free running count is a 24-bit counter
that uses the 32 kHz clock as its basis. The free running
count is reset only when the reset pin is asserted. Timer
resolution is 31.25
μ
s when PMX1/2 has a frequency of
32.768 kHz.
Bit
Name
Reset Value
Description
7:0
FCNT[23:16]
00h
Most significant byte of the free running count.
相關(guān)PDF資料
PDF描述
AM79C930VCW PCnet-Mobile Single-Chip Wireless LAN Media Access Controller
AM79C940VCW Media Access Controller for Ethernet (MACE)
AM79C940 Media Access Controller for Ethernet (MACE)
AM79C940JCW Media Access Controller for Ethernet (MACE)
AM79C940KCW Media Access Controller for Ethernet (MACE)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AM79C930EVAL-HW 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Am79C930EVAL-HW - PCnet-Mobile Evaluation Kit
AM79C930VC/W 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:PCnet-Mobile Single-Chip Wireless LAN Media Access Controller
AM79C930VCW 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:PCnet-Mobile Single-Chip Wireless LAN Media Access Controller
AM79C940 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:Media Access Controller for Ethernet (MACE)